From: Sui Jingfeng <15330273260@189.cn>
To: Rob Herring <robh@kernel.org>
Cc: Qing Zhang <zhangqing@loongson.cn>,
David Airlie <airlied@linux.ie>,
Jiaxun Yang <jiaxun.yang@flygoat.com>,
linux-kernel@vger.kernel.org, Sam Ravnborg <sam@ravnborg.org>,
Krzysztof Kozlowski <krzk@kernel.org>,
Dan Carpenter <dan.carpenter@oracle.com>,
devicetree@vger.kernel.org, suijingfeng <suijingfeng@loongson.cn>,
Thomas Zimmermann <tzimmermann@suse.de>,
Roland Scheidegger <sroland@vmware.com>,
Andrey Zhizhikin <andrey.zhizhikin@leica-geosystems.com>,
dri-devel@lists.freedesktop.org,
Thomas Bogendoerfer <tsbogend@alpha.franken.de>,
linux-mips@vger.kernel.org,
"David S . Miller" <davem@davemloft.net>
Subject: Re: [PATCH v11 5/7] dt-bindings: display: Add Loongson display controller
Date: Sat, 26 Mar 2022 18:04:46 +0800 [thread overview]
Message-ID: <165597c7-3ac3-9d32-a70f-95214b242e0b@189.cn> (raw)
In-Reply-To: <YjxxhNnmqteTIEOa@robh.at.kernel.org>
On 2022/3/24 21:26, Rob Herring wrote:
> On Thu, Mar 24, 2022 at 09:48:19AM +0800, Sui Jingfeng wrote:
>> On 2022/3/23 21:03, Rob Herring wrote:
>>> On Wed, Mar 23, 2022 at 11:38:55AM +0800, Sui Jingfeng wrote:
>>>> On 2022/3/23 04:55, Rob Herring wrote:
>>>>> On Tue, Mar 22, 2022 at 10:33:45AM +0800, Sui Jingfeng wrote:
>>>>>> On 2022/3/22 07:20, Rob Herring wrote:
>>>>>>> On Tue, Mar 22, 2022 at 12:29:14AM +0800, Sui Jingfeng wrote:
>>>>>>>> From: suijingfeng <suijingfeng@loongson.cn>
>>>>>>>>
>>>>>>> Needs a commit message.
>>>>>>>
>>>>>>>> Signed-off-by: suijingfeng <suijingfeng@loongson.cn>
>>>>>>>> Signed-off-by: Sui Jingfeng <15330273260@189.cn>
>>>>>>> Same person? Don't need both emails.
>>>>>> Yes, suijingfeng@loongson.cn is my company's email. But it can not be used
>>>>>> to send patches to dri-devel,
>>>>>>
>>>>>> when send patches with this email, the patch will not be shown on patch
>>>>>> works.
>>>>>>
>>>>>> Emails are either blocked or got rejected by loongson's mail server. It
>>>>>> can only receive emails
>>>>>>
>>>>>> from you and other people, but not dri-devel. so have to use my personal
>>>>>> email(15330273260@189.cn) to send patches.
>>>>>>
>>>>>>>> ---
>>>>>>>> .../loongson/loongson,display-controller.yaml | 230 ++++++++++++++++++
>>>>>>>> 1 file changed, 230 insertions(+)
>>>>>>>> create mode 100644 Documentation/devicetree/bindings/display/loongson/loongson,display-controller.yaml
>>>>>>>>
>>>>>>>> diff --git a/Documentation/devicetree/bindings/display/loongson/loongson,display-controller.yaml b/Documentation/devicetree/bindings/display/loongson/loongson,display-controller.yaml
>>>>>>>> new file mode 100644
>>>>>>>> index 000000000000..7be63346289e
>>>>>>>> --- /dev/null
>>>>>>>> +++ b/Documentation/devicetree/bindings/display/loongson/loongson,display-controller.yaml
>>>>>>>> @@ -0,0 +1,230 @@
>>>>>>>> +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
>>>>>>>> +%YAML 1.2
>>>>>>>> +---
>>>>>>>> +$id: http://devicetree.org/schemas/display/loongson/loongson,display-controller.yaml#
>>>>>>>> +$schema: http://devicetree.org/meta-schemas/core.yaml#
>>>>>>>> +
>>>>>>>> +title: Loongson LS7A1000/LS2K1000/LS2K0500 Display Controller Device Tree Bindings
>>>>>>>> +
>>>>>>>> +maintainers:
>>>>>>>> + - Sui Jingfeng <suijingfeng@loongson.cn>
>>>>>>>> +
>>>>>>>> +description: |+
>>>>>>>> +
>>>>>>>> + Loongson display controllers are simple which require scanout buffers
>>>>>>>> + to be physically contiguous. LS2K1000/LS2K0500 is a SOC, only system
>>>>>>>> + memory is available. LS7A1000/LS7A2000 is bridge chip which is equipped
>>>>>>>> + with a dedicated video RAM which is 64MB or more, precise size can be
>>>>>>>> + read from the PCI BAR 2 of the GPU device(0x0014:0x7A15) in the bridge
>>>>>>>> + chip.
>>>>>>>> +
>>>>>>>> + LSDC has two display pipes, each way has a DVO interface which provide
>>>>>>>> + RGB888 signals, vertical & horizontal synchronisations, data enable and
>>>>>>>> + the pixel clock. LSDC has two CRTC, each CRTC is able to scanout from
>>>>>>>> + 1920x1080 resolution at 60Hz. Each CRTC has two FB address registers.
>>>>>>>> +
>>>>>>>> + For LS7A1000, there are 4 dedicated GPIOs whose control register is
>>>>>>>> + located at the DC register space. They are used to emulate two way i2c,
>>>>>>>> + One for DVO0, another for DVO1.
>>>>>>>> +
>>>>>>>> + LS2K1000 and LS2K0500 SoC grab i2c adapter from other module, either
>>>>>>>> + general purpose GPIO emulated i2c or hardware i2c in the SoC.
>>>>>>>> +
>>>>>>>> + LSDC's display pipeline have several components as below description,
>>>>>>>> +
>>>>>>>> + The display controller in LS7A1000:
>>>>>>>> + ___________________ _________
>>>>>>>> + | -------| | |
>>>>>>>> + | CRTC0 --> | DVO0 ----> Encoder0 ---> Connector0 ---> | Monitor |
>>>>>>>> + | _ _ -------| ^ ^ |_________|
>>>>>>>> + | | | | | -------| | |
>>>>>>>> + | |_| |_| | i2c0 <--------+-------------+
>>>>>>>> + | -------|
>>>>>>>> + | DC IN LS7A1000 |
>>>>>>>> + | _ _ -------|
>>>>>>>> + | | | | | | i2c1 <--------+-------------+
>>>>>>>> + | |_| |_| -------| | | _________
>>>>>>>> + | -------| | | | |
>>>>>>>> + | CRTC1 --> | DVO1 ----> Encoder1 ---> Connector1 ---> | Panel |
>>>>>>>> + | -------| |_________|
>>>>>>>> + |___________________|
>>>>>>>> +
>>>>>>>> + Simple usage of LS7A1000 with LS3A4000 CPU:
>>>>>>>> +
>>>>>>>> + +------+ +-----------------------------------+
>>>>>>>> + | DDR4 | | +-------------------+ |
>>>>>>>> + +------+ | | PCIe Root complex | LS7A1000 |
>>>>>>>> + || MC0 | +--++---------++----+ |
>>>>>>>> + +----------+ HT 3.0 | || || |
>>>>>>>> + | LS3A4000 |<-------->| +---++---+ +--++--+ +---------+ +------+
>>>>>>>> + | CPU |<-------->| | GC1000 | | LSDC |<-->| DDR3 MC |<->| VRAM |
>>>>>>>> + +----------+ | +--------+ +-+--+-+ +---------+ +------+
>>>>>>>> + || MC1 +---------------|--|----------------+
>>>>>>>> + +------+ | |
>>>>>>>> + | DDR4 | +-------+ DVO0 | | DVO1 +------+
>>>>>>>> + +------+ VGA <--|ADV7125|<--------+ +-------->|TFP410|--> DVI/HDMI
>>>>>>>> + +-------+ +------+
>>>>>>>> +
>>>>>>>> + The display controller in LS2K1000/LS2K0500:
>>>>>>>> + ___________________ _________
>>>>>>>> + | -------| | |
>>>>>>>> + | CRTC0 --> | DVO0 ----> Encoder0 ---> Connector0 ---> | Monitor |
>>>>>>>> + | _ _ -------| ^ ^ |_________|
>>>>>>>> + | | | | | | | |
>>>>>>>> + | |_| |_| | +------+ |
>>>>>>>> + | <---->| i2c0 |<---------+
>>>>>>>> + | DC IN LS2K1000 | +------+
>>>>>>>> + | _ _ | +------+
>>>>>>>> + | | | | | <---->| i2c1 |----------+
>>>>>>>> + | |_| |_| | +------+ | _________
>>>>>>>> + | -------| | | | |
>>>>>>>> + | CRTC1 --> | DVO1 ----> Encoder1 ---> Connector1 ---> | Panel |
>>>>>>>> + | -------| |_________|
>>>>>>>> + |___________________|
>>>>>>>> +
>>>>>>>> +properties:
>>>>>>>> + $nodename:
>>>>>>>> + pattern: "^display-controller@[0-9a-f],[0-9a-f]$"
>>>>>>>> +
>>>>>>>> + compatible:
>>>>>>>> + oneOf:
>>>>>>>> + - items:
>>>>>>>> + - enum:
>>>>>>>> + - loongson,ls7a1000-dc
>>>>>>>> + - loongson,ls2k1000-dc
>>>>>>>> + - loongson,ls2k0500-dc
>>>>>>>> +
>>>>>>>> + reg:
>>>>>>>> + maxItems: 1
>>>>>>>> +
>>>>>>>> + interrupts:
>>>>>>>> + maxItems: 1
>>>>>>>> +
>>>>>>>> + '#address-cells':
>>>>>>>> + const: 1
>>>>>>>> +
>>>>>>>> + '#size-cells':
>>>>>>>> + const: 0
>>>>>>>> +
>>>>>>>> + i2c-gpio@0:
>>>>>>>> + description: |
>>>>>>>> + Built-in GPIO emulate i2c exported for external display bridge
>>>>>>> If you have i2c-gpio, that belongs at the DT top-level, not here.
>>>>>>>
>>>>>>>> + configuration, onitor detection and edid read back etc, for ls7a1000
>>>>>>>> + only. Its compatible must be lsdc,i2c-gpio-0. The reg property can be
>>>>>>> No, there's a defined i2c-gpio compatible already.
>>>>>> This is different from the i2c-gpio already defined under drivers/i2c/busses/i2c-gpio.c,
>>>>>> By design, my i2c-gpio is vendor specific properties, lsdc device driver create the i2c
>>>>>> adapter at runtime. These are 4 dedicated GPIOs whose control register is located at the
>>>>>> LSDC register space, not general purpose GPIOs with separate control register resource.
>>>>>> So i think it is the child node of display-controller@6,1, it belongs to LSDC.
>>>>>> It seems that put it at the DT top-level break the hierarchy and relationship.
>>>>> Okay, I see. Then just 'i2c' for the node names. You need a reference to
>>>>> i2c-controller.yaml for these nodes too.
>>>>>
>>>>> The compatible should not have an index in it.
>>>> OK, i will fix this at the next version. thanks.
>>>>>>>> + used to specify a I2c adapter bus number, if you don't specify one
>>>>>>>> + i2c driver core will dynamically assign a bus number. Please specify
>>>>>>> Bus numbers are a linux detail not relevant to DT binding.
>>>>>>>
>>>>>>>> + it only when its bus number matters. Bus number greater than 6 is safe
>>>>>>>> + because ls7a1000 bridge have 6 hardware I2C controller integrated.
>>>>>>>> +
>>>>>>>> + i2c-gpio@1:
>>>>>>>> + description: |
>>>>>>>> + Built-in GPIO emulate i2c exported for external display bridge
>>>>>>>> + configuration, onitor detection and edid read back etc, for ls7a1000
>>>>>>>> + only. Its compatible must be lsdc,i2c-gpio-1.
>>>>>>>> +
>>>>>>>> + ports:
>>>>>>>> + $ref: /schemas/graph.yaml#/properties/ports
>>>>>>>> +
>>>>>>>> + properties:
>>>>>>>> + port@0:
>>>>>>>> + $ref: /schemas/graph.yaml#/properties/port
>>>>>>>> + description: output port node connected with DPI panels or external encoders, with only one endpoint.
>>>>>>>> +
>>>>>>>> + port@1:
>>>>>>>> + $ref: /schemas/graph.yaml#/properties/port
>>>>>>>> + description: output port node connected with DPI panels or external encoders, with only one endpoint.
>>>>>>>> +
>>>>>>>> + required:
>>>>>>>> + - port@0
>>>>>>>> + - port@1
>>>>>>>> +
>>>>>>>> +required:
>>>>>>>> + - compatible
>>>>>>>> + - reg
>>>>>>>> + - interrupts
>>>>>>>> + - ports
>>>>>>>> +
>>>>>>>> +additionalProperties: false
>>>>>>>> +
>>>>>>>> +examples:
>>>>>>>> + - |
>>>>>>>> + #include <dt-bindings/interrupt-controller/irq.h>
>>>>>>>> + bus {
>>>>>>>> +
>>>>>>>> + #address-cells = <3>;
>>>>>>>> + #size-cells = <2>;
>>>>>>>> + #interrupt-cells = <2>;
>>>>>>>> +
>>>>>>>> + display-controller@6,1 {
>>>>>>>> + compatible = "loongson,ls7a1000-dc";
>>>>>>>> + reg = <0x3100 0x0 0x0 0x0 0x0>;
>>>>>>>> + interrupts = <28 IRQ_TYPE_LEVEL_HIGH>;
>>>>>>>> +
>>>>>>>> + #address-cells = <1>;
>>>>>>>> + #size-cells = <0>;
>>>>>>>> +
>>>>>>>> + i2c-gpio@0 {
>>>>>>>> + compatible = "lsdc,i2c-gpio-0";
>>>>>>>> + reg = <6>;
>>>>> 'reg' needs to be documented with some description of what 6 and 7
>>>>> represent. If they are the control register offset, then make the
>>>>> address translatable (use 'ranges' and define the size).
>>>> By design, the reg property is used to specify a I2c adapter bus number,
>>>> if we don't specify one, i2c driver core will dynamically assign a bus number.
>>>> then the nr of the i2c adapter will started from 0. I want is start from 6
>>>> to avoid potential conflict feature hardware I2C driver.
>>>>
>>>> Because LS7A1000 bridge chip have 6 hardware I2C controller integrated,
>>>> but its driver is not up-streamed yet. By default these hardware I2C controller's
>>>> nr is started from 0.
>>> Linux's numbering doesn't belong in DT. So no, you can't use 'reg' in
>>> that way.
>> Then, can i use something like lsdc,nr = <6> ?
>>>> Even through i2c driver core can dynamically generate a number, i still want it
>>>> to be fixed and keep consistent and explicit. That is, i2c6 is for display pipe 0,
>>>> i2c7 is for display pipe 1. This follow the convention and flexible enough.
>>> You may want that, but that is not how the kernel works. Specific
>>> numbers are not guaranteed. I'm sure you've seen this for disks, network
>>> interfaces, etc.
>>>
>>> Rob
>> 2c_bit_add_numbered_bus() will guarantee it for you as long as If no devices
>> have pre-been declared for this bus.
>>
>> you can read the comment of 2c_bit_add_numbered_bus() at
>> drivers/i2c/i2c-core-base.c
> I didn't say it wasn't possible. It is not best practice. Grep
> i2c_bit_add_numbered_bus and see how many users there are.
i2c-gpio.c at drivers/i2c/busses/ just do the same thing.
+ nvidia,bpmp-bus-id: + $ref: /schemas/types.yaml#/definitions/uint32 +
description: Indicates the I2C bus number this DT node represents, + as
defined by the BPMP firmware.
> Even if the kernel allows specifying bus numbers,your Linux bus numbers don't
> belong in DT.
Again, Does does devicetree specification prohibit this?
Nvidia also put i2c bus number in the DT, we learn that from nvidia. [1][2]
[1] Documentation/devicetree/bindings/i2c/nvidia,tegra186-bpmp-i2c.yaml
[2]
https://lore.kernel.org/all/20211208143306.534700-1-thierry.reding@gmail.com/
>
> Rob
next prev parent reply other threads:[~2022-03-26 10:04 UTC|newest]
Thread overview: 48+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-03-21 16:29 [PATCH v11 0/7] drm/lsdc: add drm driver for loongson display controller Sui Jingfeng
2022-03-21 16:29 ` [PATCH v11 1/7] MIPS: Loongson64: dts: update the display controller device node Sui Jingfeng
2022-03-21 16:29 ` [PATCH v11 2/7] MIPS: Loongson64: dts: introduce ls3A4000 evaluation board Sui Jingfeng
2022-03-22 13:05 ` Jiaxun Yang
2022-03-22 13:38 ` Sui Jingfeng
2022-03-22 16:06 ` Jiaxun Yang
2022-03-23 1:53 ` Sui Jingfeng
2022-03-23 2:29 ` Jiaxun Yang
2022-03-23 3:07 ` Sui Jingfeng
2022-03-23 3:14 ` Jiaxun Yang
2022-03-23 7:07 ` Sui Jingfeng
2022-03-23 12:29 ` Jiaxun Yang
2022-03-23 12:53 ` Rob Herring
2022-03-24 1:51 ` Sui Jingfeng
2022-03-21 16:29 ` [PATCH v11 3/7] MIPS: Loongson64: dts: introduce lemote A1901 motherboard Sui Jingfeng
2022-03-21 16:29 ` [PATCH v11 4/7] MIPS: Loongson64: dts: introduce ls2k1000 pai evaluation board Sui Jingfeng
2022-03-21 16:29 ` [PATCH v11 5/7] dt-bindings: display: Add Loongson display controller Sui Jingfeng
2022-03-21 23:20 ` Rob Herring
2022-03-22 2:33 ` Sui Jingfeng
2022-03-22 13:08 ` Jiaxun Yang
2022-03-22 13:54 ` Sui Jingfeng
2022-03-22 16:08 ` Jiaxun Yang
2022-03-22 20:03 ` Rob Herring
2022-03-22 20:55 ` Rob Herring
2022-03-23 3:38 ` Sui Jingfeng
2022-03-23 13:03 ` Rob Herring
2022-03-24 1:48 ` Sui Jingfeng
2022-03-24 13:26 ` Rob Herring
2022-03-26 10:04 ` Sui Jingfeng [this message]
2022-03-28 14:04 ` Rob Herring
2022-03-29 2:02 ` Sui Jingfeng
2022-03-29 13:24 ` Rob Herring
2022-03-21 16:29 ` [PATCH v11 6/7] MIPS: Loongson64: defconfig: enable display bridge drivers on Loongson64 Sui Jingfeng
2022-03-21 16:29 ` [PATCH v11 7/7] drm/lsdc: add drm driver for loongson display controller Sui Jingfeng
2022-03-22 20:49 ` Rob Herring
2022-03-23 4:12 ` Sui Jingfeng
2022-03-23 13:11 ` Rob Herring
2022-03-24 4:05 ` Sui Jingfeng
2022-04-08 2:09 ` Sui Jingfeng
2022-03-23 4:19 ` Sui Jingfeng
2022-03-23 8:49 ` Sui Jingfeng
2022-03-23 9:31 ` Sui Jingfeng
2022-03-24 1:39 ` Sui Jingfeng
2022-03-24 13:42 ` Rob Herring
2022-03-24 7:32 ` Sui Jingfeng
2022-03-24 13:56 ` Rob Herring
2023-01-17 3:08 ` Sui jingfeng
2023-02-03 2:48 ` suijingfeng
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=165597c7-3ac3-9d32-a70f-95214b242e0b@189.cn \
--to=15330273260@189.cn \
--cc=airlied@linux.ie \
--cc=andrey.zhizhikin@leica-geosystems.com \
--cc=dan.carpenter@oracle.com \
--cc=davem@davemloft.net \
--cc=devicetree@vger.kernel.org \
--cc=dri-devel@lists.freedesktop.org \
--cc=jiaxun.yang@flygoat.com \
--cc=krzk@kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-mips@vger.kernel.org \
--cc=robh@kernel.org \
--cc=sam@ravnborg.org \
--cc=sroland@vmware.com \
--cc=suijingfeng@loongson.cn \
--cc=tsbogend@alpha.franken.de \
--cc=tzimmermann@suse.de \
--cc=zhangqing@loongson.cn \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).