From: Chanwoo Choi <cw00.choi@samsung.com>
To: Daniel Lezcano <daniel.lezcano@linaro.org>, heiko@sntech.de
Cc: linux-arm-kernel@lists.infradead.org,
linux-rockchip@lists.infradead.org,
"Gaël PORTAY" <gael.portay@collabora.com>,
"MyungJoo Ham" <myungjoo.ham@samsung.com>,
"Kyungmin Park" <kyungmin.park@samsung.com>,
"Rob Herring" <robh+dt@kernel.org>,
"open list:DEVICE FREQUENCY (DEVFREQ)" <linux-pm@vger.kernel.org>,
"open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS"
<devicetree@vger.kernel.org>,
"open list" <linux-kernel@vger.kernel.org>
Subject: Re: [RESEND PATCH v5 4/4] dt-bindings: devfreq: rk3399_dmc: Remove references of unexistant defines
Date: Tue, 9 Mar 2021 19:16:34 +0900 [thread overview]
Message-ID: <4c2c9145-d404-0c3b-e0c8-b4404dc1ea20@samsung.com> (raw)
In-Reply-To: <20210308233858.24741-4-daniel.lezcano@linaro.org>
On 3/9/21 8:38 AM, Daniel Lezcano wrote:
> From: Gaël PORTAY <gael.portay@collabora.com>
>
> Those DDR related defines do not exist. Replace their references with
> their numerical constant.
>
> Signed-off-by: Gaël PORTAY <gael.portay@collabora.com>
> Reviewed-by: Rob Herring <robh@kernel.org>
> Signed-off-by: Daniel Lezcano <daniel.lezcano@linaro.org>
> ---
> .../bindings/devfreq/rk3399_dmc.txt | 73 +++++++++----------
> 1 file changed, 34 insertions(+), 39 deletions(-)
>
> diff --git a/Documentation/devicetree/bindings/devfreq/rk3399_dmc.txt b/Documentation/devicetree/bindings/devfreq/rk3399_dmc.txt
> index a41bcfef95c8..ddde2c4f97df 100644
> --- a/Documentation/devicetree/bindings/devfreq/rk3399_dmc.txt
> +++ b/Documentation/devicetree/bindings/devfreq/rk3399_dmc.txt
> @@ -79,24 +79,23 @@ Following properties relate to DDR timing:
>
> - rockchip,ddr3_drv : When the DRAM type is DDR3, this parameter defines
> the DRAM side driver strength in ohms. Default
> - value is DDR3_DS_40ohm.
> + value is 40.
>
> - rockchip,ddr3_odt : When the DRAM type is DDR3, this parameter defines
> the DRAM side ODT strength in ohms. Default value
> - is DDR3_ODT_120ohm.
> + is 120.
>
> - rockchip,phy_ddr3_ca_drv : When the DRAM type is DDR3, this parameter defines
> the phy side CA line (incluing command line,
> address line and clock line) driver strength.
> - Default value is PHY_DRV_ODT_40.
> + Default value is 40.
>
> - rockchip,phy_ddr3_dq_drv : When the DRAM type is DDR3, this parameter defines
> the PHY side DQ line (including DQS/DQ/DM line)
> - driver strength. Default value is PHY_DRV_ODT_40.
> + driver strength. Default value is 40.
>
> - rockchip,phy_ddr3_odt : When the DRAM type is DDR3, this parameter defines
> - the PHY side ODT strength. Default value is
> - PHY_DRV_ODT_240.
> + the PHY side ODT strength. Default value is 240.
>
> - rockchip,lpddr3_odt_dis_freq : When the DRAM type is LPDDR3, this parameter defines
> then ODT disable frequency in MHz (Mega Hz).
> @@ -106,25 +105,23 @@ Following properties relate to DDR timing:
>
> - rockchip,lpddr3_drv : When the DRAM type is LPDDR3, this parameter defines
> the DRAM side driver strength in ohms. Default
> - value is LP3_DS_34ohm.
> + value is 34.
>
> - rockchip,lpddr3_odt : When the DRAM type is LPDDR3, this parameter defines
> the DRAM side ODT strength in ohms. Default value
> - is LP3_ODT_240ohm.
> + is 240.
>
> - rockchip,phy_lpddr3_ca_drv : When the DRAM type is LPDDR3, this parameter defines
> the PHY side CA line (including command line,
> address line and clock line) driver strength.
> - Default value is PHY_DRV_ODT_40.
> + Default value is 40.
>
> - rockchip,phy_lpddr3_dq_drv : When the DRAM type is LPDDR3, this parameter defines
> the PHY side DQ line (including DQS/DQ/DM line)
> - driver strength. Default value is
> - PHY_DRV_ODT_40.
> + driver strength. Default value is 40.
>
> - rockchip,phy_lpddr3_odt : When dram type is LPDDR3, this parameter define
> - the phy side odt strength, default value is
> - PHY_DRV_ODT_240.
> + the phy side odt strength, default value is 240.
>
> - rockchip,lpddr4_odt_dis_freq : When the DRAM type is LPDDR4, this parameter
> defines the ODT disable frequency in
> @@ -134,32 +131,30 @@ Following properties relate to DDR timing:
>
> - rockchip,lpddr4_drv : When the DRAM type is LPDDR4, this parameter defines
> the DRAM side driver strength in ohms. Default
> - value is LP4_PDDS_60ohm.
> + value is 60.
>
> - rockchip,lpddr4_dq_odt : When the DRAM type is LPDDR4, this parameter defines
> the DRAM side ODT on DQS/DQ line strength in ohms.
> - Default value is LP4_DQ_ODT_40ohm.
> + Default value is 40.
>
> - rockchip,lpddr4_ca_odt : When the DRAM type is LPDDR4, this parameter defines
> the DRAM side ODT on CA line strength in ohms.
> - Default value is LP4_CA_ODT_40ohm.
> + Default value is 40.
>
> - rockchip,phy_lpddr4_ca_drv : When the DRAM type is LPDDR4, this parameter defines
> the PHY side CA line (including command address
> - line) driver strength. Default value is
> - PHY_DRV_ODT_40.
> + line) driver strength. Default value is 40.
>
> - rockchip,phy_lpddr4_ck_cs_drv : When the DRAM type is LPDDR4, this parameter defines
> the PHY side clock line and CS line driver
> - strength. Default value is PHY_DRV_ODT_80.
> + strength. Default value is 80.
>
> - rockchip,phy_lpddr4_dq_drv : When the DRAM type is LPDDR4, this parameter defines
> the PHY side DQ line (including DQS/DQ/DM line)
> - driver strength. Default value is PHY_DRV_ODT_80.
> + driver strength. Default value is 80.
>
> - rockchip,phy_lpddr4_odt : When the DRAM type is LPDDR4, this parameter defines
> - the PHY side ODT strength. Default value is
> - PHY_DRV_ODT_60.
> + the PHY side ODT strength. Default value is 60.
>
> Example:
> dmc_opp_table: dmc_opp_table {
> @@ -195,23 +190,23 @@ Example:
> rockchip,phy_dll_dis_freq = <125>;
> rockchip,auto_pd_dis_freq = <666>;
> rockchip,ddr3_odt_dis_freq = <333>;
> - rockchip,ddr3_drv = <DDR3_DS_40ohm>;
> - rockchip,ddr3_odt = <DDR3_ODT_120ohm>;
> - rockchip,phy_ddr3_ca_drv = <PHY_DRV_ODT_40>;
> - rockchip,phy_ddr3_dq_drv = <PHY_DRV_ODT_40>;
> - rockchip,phy_ddr3_odt = <PHY_DRV_ODT_240>;
> + rockchip,ddr3_drv = <40>;
> + rockchip,ddr3_odt = <120>;
> + rockchip,phy_ddr3_ca_drv = <40>;
> + rockchip,phy_ddr3_dq_drv = <40>;
> + rockchip,phy_ddr3_odt = <240>;
> rockchip,lpddr3_odt_dis_freq = <333>;
> - rockchip,lpddr3_drv = <LP3_DS_34ohm>;
> - rockchip,lpddr3_odt = <LP3_ODT_240ohm>;
> - rockchip,phy_lpddr3_ca_drv = <PHY_DRV_ODT_40>;
> - rockchip,phy_lpddr3_dq_drv = <PHY_DRV_ODT_40>;
> - rockchip,phy_lpddr3_odt = <PHY_DRV_ODT_240>;
> + rockchip,lpddr3_drv = <34>;
> + rockchip,lpddr3_odt = <240>;
> + rockchip,phy_lpddr3_ca_drv = <40>;
> + rockchip,phy_lpddr3_dq_drv = <40>;
> + rockchip,phy_lpddr3_odt = <240>;
> rockchip,lpddr4_odt_dis_freq = <333>;
> - rockchip,lpddr4_drv = <LP4_PDDS_60ohm>;
> - rockchip,lpddr4_dq_odt = <LP4_DQ_ODT_40ohm>;
> - rockchip,lpddr4_ca_odt = <LP4_CA_ODT_40ohm>;
> - rockchip,phy_lpddr4_ca_drv = <PHY_DRV_ODT_40>;
> - rockchip,phy_lpddr4_ck_cs_drv = <PHY_DRV_ODT_80>;
> - rockchip,phy_lpddr4_dq_drv = <PHY_DRV_ODT_80>;
> - rockchip,phy_lpddr4_odt = <PHY_DRV_ODT_60>;
> + rockchip,lpddr4_drv = <60>;
> + rockchip,lpddr4_dq_odt = <40>;
> + rockchip,lpddr4_ca_odt = <40>;
> + rockchip,phy_lpddr4_ca_drv = <40>;
> + rockchip,phy_lpddr4_ck_cs_drv = <80>;
> + rockchip,phy_lpddr4_dq_drv = <80>;
> + rockchip,phy_lpddr4_odt = <60>;
> };
>
Applied it with following minor fixup (unneeded spaces). Thanks
diff --git a/Documentation/devicetree/bindings/devfreq/rk3399_dmc.txt b/Documentation/devicetree/bindings/devfreq/rk3399_dmc.txt
index ddde2c4f97df..ac189dd82b08 100644
--- a/Documentation/devicetree/bindings/devfreq/rk3399_dmc.txt
+++ b/Documentation/devicetree/bindings/devfreq/rk3399_dmc.txt
@@ -154,7 +154,7 @@ Following properties relate to DDR timing:
driver strength. Default value is 80.
- rockchip,phy_lpddr4_odt : When the DRAM type is LPDDR4, this parameter defines
- the PHY side ODT strength. Default value is 60.
+ the PHY side ODT strength. Default value is 60.
--
Best Regards,
Chanwoo Choi
Samsung Electronics
next prev parent reply other threads:[~2021-03-09 10:00 UTC|newest]
Thread overview: 10+ messages / expand[flat|nested] mbox.gz Atom feed top
[not found] <CGME20210308234058epcas1p43f00b9dcc3ea75e758ae2cf9a35d36ac@epcas1p4.samsung.com>
2021-03-08 23:38 ` [RESEND PATCH v5 1/4] dt-bindings: devfreq: rk3399_dmc: Add rockchip,pmu phandle Daniel Lezcano
2021-03-08 23:38 ` [RESEND PATCH v5 2/4] arm64: dts: rk3399: Add dfi and dmc nodes Daniel Lezcano
2021-03-09 11:42 ` Johan Jonker
2021-03-11 11:58 ` Daniel Lezcano
2021-03-11 12:05 ` Daniel Lezcano
2021-03-08 23:38 ` [RESEND PATCH v5 3/4] arm64: dts: rockchip: Enable dmc and dfi nodes on gru Daniel Lezcano
2021-03-08 23:38 ` [RESEND PATCH v5 4/4] dt-bindings: devfreq: rk3399_dmc: Remove references of unexistant defines Daniel Lezcano
2021-03-09 10:16 ` Chanwoo Choi [this message]
2021-03-08 23:42 ` [RESEND PATCH v5 1/4] dt-bindings: devfreq: rk3399_dmc: Add rockchip,pmu phandle Daniel Lezcano
2021-03-09 10:15 ` Chanwoo Choi
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=4c2c9145-d404-0c3b-e0c8-b4404dc1ea20@samsung.com \
--to=cw00.choi@samsung.com \
--cc=daniel.lezcano@linaro.org \
--cc=devicetree@vger.kernel.org \
--cc=gael.portay@collabora.com \
--cc=heiko@sntech.de \
--cc=kyungmin.park@samsung.com \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-pm@vger.kernel.org \
--cc=linux-rockchip@lists.infradead.org \
--cc=myungjoo.ham@samsung.com \
--cc=robh+dt@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).