All of lore.kernel.org
 help / color / mirror / Atom feed
From: Peter Crosthwaite <peter.crosthwaite@xilinx.com>
To: qemu-devel@nongnu.org
Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org,
	zach.pfeffer@xilinx.com, jues@xilinx.com, ozaki.ryota@gmail.com,
	Alistair Francis <alistair.francis@xilinx.com>,
	michals@xilinx.com
Subject: [Qemu-devel] [PATCH target-arm v5 05/14] arm: xlnx-zynqmp: Connect CPU Timers to GIC
Date: Fri, 24 Apr 2015 12:31:24 -0700	[thread overview]
Message-ID: <1289e67d3f5a8107cf056f67b5794931c948bbf4.1429903602.git.peter.crosthwaite@xilinx.com> (raw)
In-Reply-To: <cover.1429903602.git.peter.crosthwaite@xilinx.com>

Connect the GPIO outputs from the individual CPUs for the timers to the
GIC.

Tested-by: Alistair Francis <alistair.francis@xilinx.com>
Signed-off-by: Peter Crosthwaite <peter.crosthwaite@xilinx.com>
---
changed since v4:
Use macro for GIC_INTERNAL

 hw/arm/xlnx-zynqmp.c | 17 +++++++++++++++++
 1 file changed, 17 insertions(+)

diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c
index 30c52ae..805ba0d 100644
--- a/hw/arm/xlnx-zynqmp.c
+++ b/hw/arm/xlnx-zynqmp.c
@@ -16,13 +16,22 @@
  */
 
 #include "hw/arm/xlnx-zynqmp.h"
+#include "hw/intc/arm_gic_common.h"
 
 #define GIC_NUM_SPI_INTR 128
 
+#define ARM_PHYS_TIMER_PPI  30
+#define ARM_VIRT_TIMER_PPI  27
+
 #define GIC_BASE_ADDR       0xf9000000
 #define GIC_DIST_ADDR       0xf9010000
 #define GIC_CPU_ADDR        0xf9020000
 
+static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
+{
+    return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
+}
+
 static void xlnx_zynqmp_init(Object *obj)
 {
     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
@@ -57,6 +66,8 @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, GIC_CPU_ADDR);
 
     for (i = 0; i < XLNX_ZYNQMP_NUM_CPUS; i++) {
+        qemu_irq irq;
+
         object_property_set_int(OBJECT(&s->cpu[i]), QEMU_PSCI_CONDUIT_SMC,
                                 "psci-conduit", &error_abort);
         if (i > 0) {
@@ -86,6 +97,12 @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
 
         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
                            qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ));
+        irq = qdev_get_gpio_in(DEVICE(&s->gic),
+                               arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
+        qdev_connect_gpio_out(DEVICE(&s->cpu[i]), 0, irq);
+        irq = qdev_get_gpio_in(DEVICE(&s->gic),
+                               arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
+        qdev_connect_gpio_out(DEVICE(&s->cpu[i]), 1, irq);
     }
 }
 
-- 
2.3.6.3.g2cc70ee

  parent reply	other threads:[~2015-04-24 19:31 UTC|newest]

Thread overview: 14+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2015-04-24 19:31 [Qemu-devel] [PATCH target-arm v5 00/14] Next Generation Xilinx Zynq SoC Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 01/14] target-arm: cpu64: generalise name of A57 regs Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 02/14] target-arm: cpu64: Add support for cortex-a53 Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 03/14] arm: Introduce Xilinx ZynqMP SoC Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 04/14] arm: xlnx-zynqmp: Add GIC Peter Crosthwaite
2015-04-24 19:31 ` Peter Crosthwaite [this message]
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 07/14] net: cadence_gem: Split state struct and type into header Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 06/14] net: cadence_gem: Clean up variable names Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 09/14] char: cadence_uart: " Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 10/14] char: cadence_uart: Split state struct and type into header Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 13/14] arm: xilinx-ep108: Add external RAM Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 12/14] arm: Add xlnx-ep108 machine Peter Crosthwaite
2015-04-24 19:31 ` [Qemu-devel] [PATCH target-arm v5 14/14] arm: xilinx-ep108: Add bootloading Peter Crosthwaite
2015-04-24 20:18 ` [Qemu-devel] [PATCH target-arm v5 00/14] Next Generation Xilinx Zynq SoC Peter Crosthwaite

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1289e67d3f5a8107cf056f67b5794931c948bbf4.1429903602.git.peter.crosthwaite@xilinx.com \
    --to=peter.crosthwaite@xilinx.com \
    --cc=alistair.francis@xilinx.com \
    --cc=edgar.iglesias@xilinx.com \
    --cc=jues@xilinx.com \
    --cc=michals@xilinx.com \
    --cc=ozaki.ryota@gmail.com \
    --cc=peter.maydell@linaro.org \
    --cc=qemu-devel@nongnu.org \
    --cc=zach.pfeffer@xilinx.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.