From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from eggs.gnu.org ([208.118.235.92]:55246) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1S6C3i-0007zg-33 for qemu-devel@nongnu.org; Fri, 09 Mar 2012 21:29:46 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1S6C3g-0001OJ-2o for qemu-devel@nongnu.org; Fri, 09 Mar 2012 21:29:25 -0500 Received: from cantor2.suse.de ([195.135.220.15]:39820 helo=mx2.suse.de) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1S6C3f-0001O8-PE for qemu-devel@nongnu.org; Fri, 09 Mar 2012 21:29:23 -0500 Received: from relay2.suse.de (unknown [195.135.220.254]) (using TLSv1 with cipher DHE-RSA-AES256-SHA (256/256 bits)) (No client certificate requested) by mx2.suse.de (Postfix) with ESMTP id 7C6A58FC92 for ; Sat, 10 Mar 2012 03:29:22 +0100 (CET) From: =?UTF-8?q?Andreas=20F=C3=A4rber?= Date: Sat, 10 Mar 2012 03:27:33 +0100 Message-Id: <1331346496-10736-2-git-send-email-afaerber@suse.de> In-Reply-To: <1331346496-10736-1-git-send-email-afaerber@suse.de> References: <1330893156-26569-1-git-send-email-afaerber@suse.de> <1331346496-10736-1-git-send-email-afaerber@suse.de> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: quoted-printable Subject: [Qemu-devel] [PATCH v4 01/44] PPC: 405: Use proper CPU reset List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , To: qemu-devel@nongnu.org Cc: Alexander Graf , =?UTF-8?q?Andreas=20F=C3=A4rber?= From: Alexander Graf On ppc405ep there is a register that allows for software to reset the core, but not the whole system. Implement this reset using a reset interrupt. This gets rid of a bunch of #if 0'ed code. Reported-by: Andreas F=C3=A4rber Signed-off-by: Alexander Graf Signed-off-by: Andreas F=C3=A4rber --- cpu-exec.c | 2 -- hw/ppc.c | 13 ++----------- hw/ppc405_uc.c | 16 ++-------------- target-ppc/cpu.h | 3 +++ 4 files changed, 7 insertions(+), 27 deletions(-) diff --git a/cpu-exec.c b/cpu-exec.c index 2c2d24e..3d28053 100644 --- a/cpu-exec.c +++ b/cpu-exec.c @@ -339,11 +339,9 @@ int cpu_exec(CPUState *env) } } #elif defined(TARGET_PPC) -#if 0 if ((interrupt_request & CPU_INTERRUPT_RESET)) { cpu_reset(env); } -#endif if (interrupt_request & CPU_INTERRUPT_HARD) { ppc_hw_interrupt(env); if (env->pending_interrupts =3D=3D 0) diff --git a/hw/ppc.c b/hw/ppc.c index 59882e2..a9516f1 100644 --- a/hw/ppc.c +++ b/hw/ppc.c @@ -131,13 +131,7 @@ static void ppc6xx_set_irq (void *opaque, int pin, i= nt level) /* Level sensitive - active low */ if (level) { LOG_IRQ("%s: reset the CPU\n", __func__); - env->interrupt_request |=3D CPU_INTERRUPT_EXITTB; - /* XXX: TOFIX */ -#if 0 - cpu_reset(env); -#else - qemu_system_reset_request(); -#endif + cpu_interrupt(env, CPU_INTERRUPT_RESET); } break; case PPC6xx_INPUT_SRESET: @@ -214,10 +208,7 @@ static void ppc970_set_irq (void *opaque, int pin, i= nt level) case PPC970_INPUT_HRESET: /* Level sensitive - active low */ if (level) { -#if 0 // XXX: TOFIX - LOG_IRQ("%s: reset the CPU\n", __func__); - cpu_reset(env); -#endif + cpu_interrupt(env, CPU_INTERRUPT_RESET); } break; case PPC970_INPUT_SRESET: diff --git a/hw/ppc405_uc.c b/hw/ppc405_uc.c index 98079fa..951b389 100644 --- a/hw/ppc405_uc.c +++ b/hw/ppc405_uc.c @@ -1769,13 +1769,7 @@ void ppc40x_core_reset (CPUState *env) target_ulong dbsr; =20 printf("Reset PowerPC core\n"); - env->interrupt_request |=3D CPU_INTERRUPT_EXITTB; - /* XXX: TOFIX */ -#if 0 - cpu_reset(env); -#else - qemu_system_reset_request(); -#endif + cpu_interrupt(env, CPU_INTERRUPT_RESET); dbsr =3D env->spr[SPR_40x_DBSR]; dbsr &=3D ~0x00000300; dbsr |=3D 0x00000100; @@ -1787,13 +1781,7 @@ void ppc40x_chip_reset (CPUState *env) target_ulong dbsr; =20 printf("Reset PowerPC chip\n"); - env->interrupt_request |=3D CPU_INTERRUPT_EXITTB; - /* XXX: TOFIX */ -#if 0 - cpu_reset(env); -#else - qemu_system_reset_request(); -#endif + cpu_interrupt(env, CPU_INTERRUPT_RESET); /* XXX: TODO reset all internal peripherals */ dbsr =3D env->spr[SPR_40x_DBSR]; dbsr &=3D ~0x00000300; diff --git a/target-ppc/cpu.h b/target-ppc/cpu.h index fbcf488..ac753f3 100644 --- a/target-ppc/cpu.h +++ b/target-ppc/cpu.h @@ -2051,6 +2051,9 @@ enum { PPC_INTERRUPT_PERFM, /* Performance monitor interrupt = */ }; =20 +/* CPU should be reset next, restart from scratch afterwards */ +#define CPU_INTERRUPT_RESET CPU_INTERRUPT_TGT_INT_0 + /***********************************************************************= ******/ =20 static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc, --=20 1.7.7