From mboxrd@z Thu Jan 1 00:00:00 1970 From: Ian Campbell Subject: Re: [PATCH 7/7] xen/arm: phys_timer fixes Date: Mon, 18 Feb 2013 15:01:29 +0000 Message-ID: <1361199689.32047.28.camel@zakaz.uk.xensource.com> References: <1360859833-16498-7-git-send-email-stefano.stabellini@eu.citrix.com> <1360933488.31407.35.camel@zakaz.uk.xensource.com> Mime-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Return-path: In-Reply-To: List-Unsubscribe: , List-Post: List-Help: List-Subscribe: , Sender: xen-devel-bounces@lists.xen.org Errors-To: xen-devel-bounces@lists.xen.org To: Stefano Stabellini Cc: "xen-devel@lists.xensource.com" , "Tim (Xen.org)" List-Id: xen-devel@lists.xenproject.org On Mon, 2013-02-18 at 14:44 +0000, Stefano Stabellini wrote: > On Fri, 15 Feb 2013, Ian Campbell wrote: > > > @@ -33,8 +34,8 @@ static void phys_timer_expired(void *data) > > > { > > > struct vtimer *t = data; > > > t->ctl |= CNTx_CTL_PENDING; > > > - t->ctl &= ~CNTx_CTL_MASK; > > > - vgic_vcpu_inject_irq(t->v, 30, 1); > > > + if ( !(t->ctl & CNTx_CTL_MASK) ) > > > + vgic_vcpu_inject_irq(t->v, 30, 1); > > > > Thinking about the previous discussion about exposing the change of the > > mask bit to the guest, it just occurred to me that t->ctl.MASK need not > > actually represent the state of the underlying physical mask bit, since > > we do emulate accesses after all. > > Sure. However this change still makes sense: if the guest masked the > timer (no matter how we internally represent it), we should not inject > an interrupt. Yes. Actually, I think the setting of CNTx_CTL_PENDING here is wrong also, it should be set only when the guest masks the interrupt. > > > > > } > > > > > > static void virt_timer_expired(void *data) > > > @@ -44,6 +45,17 @@ static void virt_timer_expired(void *data) > > > vgic_vcpu_inject_irq(t->v, 27, 1); > > > } > > > > > > +static void phys_timer_gic_callback(struct vcpu *v, int irq) > > > +{ > > > + v->arch.phys_timer.ctl &= ~CNTx_CTL_PENDING; > > > +} > > > + > > > +int __init init_ptimer(void) > > > +{ > > > + register_gic_callback(30, phys_timer_gic_callback); > > > + return 0; > > > +} > > > + > > > int vcpu_vtimer_init(struct vcpu *v) > > > { > > > struct vtimer *t = &v->arch.phys_timer; > > > @@ -119,13 +131,15 @@ static int vtimer_emulate_32(struct cpu_user_regs *regs, union hsr hsr) > > > { > > > v->arch.phys_timer.ctl = *r; > > > > > > - if ( v->arch.phys_timer.ctl & CNTx_CTL_ENABLE ) > > > + if ( ((v->arch.phys_timer.ctl & CNTx_CTL_MASK) && > > > + (v->arch.phys_timer.ctl & CNTx_CTL_PENDING)) || > > > > Why does PENDING matter here and below? > > Doing tests on the physical hardware to better understand its behaviour, > I noticed that the pending bit gets set even if the timer is masked > (and therefore no interrupt is asserted). The manual says that the pending bit (which the newer docs call "istatus") is the interrupt status before masking, so this statement doesn't really make sense in that context because "even if the timer is masked" doesn't really mean anything given that, since this bit is only really useful when the interrupt is masked. if there are discrepancies between the hardware and the documentation (which is on the confusing side in this case, although the newest doc is better) it would probably be better to get ARM to clarify than to guess what the behaviour is suppose to be. > However if the pending bit is already set there is no point for us to > try to set it again, so we skip setting the internal Xen timer. I have a feeling this is only true because we incorrectly set the pending bit in phys_timer_expired(). Ian.