From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from eggs.gnu.org ([2001:4830:134:3::10]:58852) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1dP3ab-0001VL-GF for qemu-devel@nongnu.org; Sun, 25 Jun 2017 05:12:18 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1dP3aV-0001UG-Lv for qemu-devel@nongnu.org; Sun, 25 Jun 2017 05:12:17 -0400 Received: from roura.ac.upc.edu ([147.83.33.10]:48421 helo=roura.ac.upc.es) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1dP3aV-0001TX-9p for qemu-devel@nongnu.org; Sun, 25 Jun 2017 05:12:11 -0400 From: =?utf-8?b?TGx1w61z?= Vilanova Date: Sun, 25 Jun 2017 12:12:00 +0300 Message-Id: <149838191990.6497.6153382313093413628.stgit@frigg.lan> In-Reply-To: <149838022308.6497.2104916050645246693.stgit@frigg.lan> References: <149838022308.6497.2104916050645246693.stgit@frigg.lan> MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Subject: [Qemu-devel] [PATCH v9 07/26] target: [tcg, i386] Refactor init_disas_context List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , To: qemu-devel@nongnu.org Cc: =?UTF-8?q?Alex=20Benn=C3=A9e?= , Richard Henderson , Peter Crosthwaite , Paolo Bonzini , Eduardo Habkost Incrementally paves the way towards using the generic instruction transla= tion loop. Signed-off-by: Llu=C3=ADs Vilanova --- target/i386/translate.c | 43 ++++++++++++++++++++++++-----------------= -- 1 file changed, 24 insertions(+), 19 deletions(-) diff --git a/target/i386/translate.c b/target/i386/translate.c index 5a801766e5..84ff49030b 100644 --- a/target/i386/translate.c +++ b/target/i386/translate.c @@ -8396,21 +8396,12 @@ void tcg_x86_init(void) } } =20 -/* generate intermediate code for basic block 'tb'. */ -void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb) +static void i386_trblock_init_disas_context(DisasContextBase *db, CPUSta= te *cpu) { + DisasContext *dc =3D container_of(db, DisasContext, base); CPUX86State *env =3D cpu->env_ptr; - DisasContext dc1, *dc =3D &dc1; - DisasContextBase *db =3D &dc1.base; - uint32_t flags; - target_ulong cs_base; - int num_insns; - int max_insns; - - /* generate intermediate code */ - db->pc_first =3D tb->pc; - cs_base =3D tb->cs_base; - flags =3D tb->flags; + uint32_t flags =3D db->tb->flags; + target_ulong cs_base =3D db->tb->cs_base; =20 dc->pe =3D (flags >> HF_PE_SHIFT) & 1; dc->code32 =3D (flags >> HF_CS32_SHIFT) & 1; @@ -8421,11 +8412,9 @@ void gen_intermediate_code(CPUState *cpu, Translat= ionBlock *tb) dc->cpl =3D (flags >> HF_CPL_SHIFT) & 3; dc->iopl =3D (flags >> IOPL_SHIFT) & 3; dc->tf =3D (flags >> TF_SHIFT) & 1; - db->singlestep_enabled =3D cpu->singlestep_enabled; dc->cc_op =3D CC_OP_DYNAMIC; dc->cc_op_dirty =3D false; dc->cs_base =3D cs_base; - db->tb =3D tb; dc->popl_esp_hack =3D 0; /* select memory access functions */ dc->mem_index =3D 0; @@ -8455,12 +8444,30 @@ void gen_intermediate_code(CPUState *cpu, Transla= tionBlock *tb) record/replay modes and there will always be an additional step for ecx=3D0 when icount is enabled. */ - dc->repz_opt =3D !dc->jmp_opt && !(tb->cflags & CF_USE_ICOUNT); + dc->repz_opt =3D !dc->jmp_opt && !(db->tb->cflags & CF_USE_ICOUNT); #if 0 /* check addseg logic */ if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32)) printf("ERROR addseg\n"); #endif +} + +/* generate intermediate code for basic block 'tb'. */ +void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb) +{ + CPUX86State *env =3D cpu->env_ptr; + DisasContext dc1, *dc =3D &dc1; + DisasContextBase *db =3D &dc1.base; + int num_insns; + int max_insns; + + /* generate intermediate code */ + db->singlestep_enabled =3D cpu->singlestep_enabled; + db->tb =3D tb; + db->is_jmp =3D DISAS_NEXT; + db->pc_first =3D tb->pc; + db->pc_next =3D db->pc_first; + i386_trblock_init_disas_context(db, cpu); =20 cpu_T0 =3D tcg_temp_new(); cpu_T1 =3D tcg_temp_new(); @@ -8475,8 +8482,6 @@ void gen_intermediate_code(CPUState *cpu, Translati= onBlock *tb) cpu_ptr1 =3D tcg_temp_new_ptr(); cpu_cc_srcT =3D tcg_temp_local_new(); =20 - db->is_jmp =3D DISAS_NEXT; - db->pc_next =3D db->pc_first; num_insns =3D 0; max_insns =3D tb->cflags & CF_COUNT_MASK; if (max_insns =3D=3D 0) { @@ -8518,7 +8523,7 @@ void gen_intermediate_code(CPUState *cpu, Translati= onBlock *tb) the flag and abort the translation to give the irqs a change to be happen */ if (dc->tf || db->singlestep_enabled || - (flags & HF_INHIBIT_IRQ_MASK)) { + (db->tb->flags & HF_INHIBIT_IRQ_MASK)) { gen_jmp_im(db->pc_next - dc->cs_base); gen_eob(dc); break;