From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Google-Smtp-Source: AH8x226bo7t0sdPzfl4fUsoYNbzqsqS9aAaC9MOcSMBg4ghfOMo26XBLzfNSqG32q/OJA2xOz6J4 ARC-Seal: i=1; a=rsa-sha256; t=1516813054; cv=none; d=google.com; s=arc-20160816; b=wSHRSzNKns7NSCNEaI+YVRsw0fS8IxsKabDcQTqN3HBdBz+DJEYvDH92aKvoWbTsel Kvo1vJp2sWa5hoRO//ZlY+W1mJzdqGGbA3mG6azMoH7NyWnECHLpmuIhw49/FibNQo8F nqWM4uILKeeSxIOHjyu5Qo6OXVa3WF3voeguWB9p8LM7uc37CLDFZ7mQKamvA6YTh16Y 5ecjqpTuzYCG4RXGpKhFVSDd0Kq12yQ3hSEC1w6vHj5aiTAK6NMq+Q2YPoJYnA2UQaaT 0L2UDK4C9uJn7P+Feu37o9h+HS6j6WdBlwTWrtNEitJdIOUjX9j1g4SmC4h0sUFjtdng chrQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=references:in-reply-to:message-id:date:subject:to:from :dkim-signature:arc-authentication-results; bh=bR5cmDM3OzZMnYIXUaIlnOlCDaMq0BD3Dm8YAlu/J1g=; b=0eJrfRA5hFQp0Tc8T2mSC2VnUyIQ1THjnjdaQrHBvjukRLSTzZLySWZopXJZZRydNO kuukmiIqOAlFvhbWUcrmh3SefEkOYgp4kO7s4GYmC8wrdWRD5foXx9fKYJ5gXvuerVH0 wpIZIcdr+nVXaaP712cm1oQbMOPmLoNSAgG0tJj6An9gTUS1q+/uddEMXSkKIFf4+Q+7 XwPAGakkNADc+BGrnZTKeOjeszQBKsZh+ixIRYGF/ltByoushhBrahPEneJCFyGL/Wsy 2wRsqjkrCH5kMGH8ElQKWDMRUpIOTSo/BXEvrAplVwQQsEfvE5eaF3vTgeEF2mZlwkDL wYLA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@amazon.co.uk header.s=amazon201209 header.b=kg8zhzdl; spf=pass (google.com: domain of prvs=55583cd03=dwmw@amazon.com designates 207.171.184.29 as permitted sender) smtp.mailfrom=prvs=55583cd03=dwmw@amazon.com; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=amazon.co.uk Authentication-Results: mx.google.com; dkim=pass header.i=@amazon.co.uk header.s=amazon201209 header.b=kg8zhzdl; spf=pass (google.com: domain of prvs=55583cd03=dwmw@amazon.com designates 207.171.184.29 as permitted sender) smtp.mailfrom=prvs=55583cd03=dwmw@amazon.com; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=amazon.co.uk X-IronPort-AV: E=Sophos;i="5.46,408,1511827200"; d="scan'208";a="589559271" From: David Woodhouse To: arjan@linux.intel.com, tglx@linutronix.de, karahmed@amazon.de, x86@kernel.org, linux-kernel@vger.kernel.org, tim.c.chen@linux.intel.com, bp@alien8.de, peterz@infradead.org, pbonzini@redhat.com, ak@linux.intel.com, torvalds@linux-foundation.org, gregkh@linux-foundation.org, dave.hansen@intel.com, gnomes@lxorguk.ukuu.org.uk Subject: [PATCH v3 4/6] x86/msr: Add definitions for new speculation control MSRs Date: Wed, 24 Jan 2018 16:57:03 +0000 Message-Id: <1516813025-10794-5-git-send-email-dwmw@amazon.co.uk> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1516813025-10794-1-git-send-email-dwmw@amazon.co.uk> References: <1516813025-10794-1-git-send-email-dwmw@amazon.co.uk> X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: =?utf-8?q?1590493765692996195?= X-GMAIL-MSGID: =?utf-8?q?1590493765692996195?= X-Mailing-List: linux-kernel@vger.kernel.org List-ID: Add MSR and bit definitions for SPEC_CTRL, PRED_CMD and ARCH_CAPABILITIES. See Intel's 336996-Speculative-Execution-Side-Channel-Mitigations.pdf Signed-off-by: David Woodhouse --- arch/x86/include/asm/msr-index.h | 12 ++++++++++++ 1 file changed, 12 insertions(+) diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h index fa11fb1..eb83ff1 100644 --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -39,6 +39,13 @@ /* Intel MSRs. Some also available on other CPUs */ +#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */ +#define SPEC_CTRL_IBRS (1 << 0) /* Indirect Branch Restricted Speculation */ +#define SPEC_CTRL_STIBP (1 << 1) /* Single Thread Indirect Branch Predictors */ + +#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */ +#define PRED_CMD_IBPB (1 << 0) /* Indirect Branch Prediction Barrier */ + #define MSR_PPIN_CTL 0x0000004e #define MSR_PPIN 0x0000004f @@ -57,6 +64,11 @@ #define SNB_C3_AUTO_UNDEMOTE (1UL << 28) #define MSR_MTRRcap 0x000000fe + +#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a +#define ARCH_CAP_RDCL_NO (1 << 0) /* Not susceptible to Meltdown */ +#define ARCH_CAP_IBRS_ALL (1 << 1) /* Enhanced IBRS support */ + #define MSR_IA32_BBL_CR_CTL 0x00000119 #define MSR_IA32_BBL_CR_CTL3 0x0000011e -- 2.7.4