All of lore.kernel.org
 help / color / mirror / Atom feed
From: Aurelien Jarno <aurelien@aurel32.net>
To: Eric Johnson <ericj@mips.com>
Cc: qemu-devel@nongnu.org
Subject: Re: [Qemu-devel] [PATCH] Allow microMIPS SWP and SDP to have RD equal to BASE.
Date: Mon, 27 Aug 2012 13:45:05 +0200	[thread overview]
Message-ID: <20120827114505.GP3553@ohm.aurel32.net> (raw)
In-Reply-To: <20110918002816.GA10076@linux-ericj.mips.com>

On Sat, Sep 17, 2011 at 05:28:16PM -0700, Eric Johnson wrote:
> The microMIPS SWP and SDP instructions do not modify GPRs.  So their
> behavior is well defined when RD equals BASE.  The MIPS Architecture
> Verification Programs (AVPs) check that they work as expected.  This
> is required for AVPs to pass.
> 
> Signed-off-by: Eric Johnson <ericj@mips.com>
> ---
>  target-mips/translate.c |   10 +++++++++-
>  1 files changed, 9 insertions(+), 1 deletions(-)
> 
> The patch applies to a8467c7a0e8b024a18608ff7db31ca2f2297e641.
> 
> diff --git a/target-mips/translate.c b/target-mips/translate.c
> index d5b1c76..82cf75b 100644
> --- a/target-mips/translate.c
> +++ b/target-mips/translate.c
> @@ -10034,7 +10034,7 @@ static void gen_ldst_pair (DisasContext *ctx, uint32_t opc, int rd,
>      const char *opn = "ldst_pair";
>      TCGv t0, t1;
>  
> -    if (ctx->hflags & MIPS_HFLAG_BMASK || rd == 31 || rd == base) {
> +    if (ctx->hflags & MIPS_HFLAG_BMASK || rd == 31) {
>          generate_exception(ctx, EXCP_RI);
>          return;
>      }
> @@ -10046,6 +10046,10 @@ static void gen_ldst_pair (DisasContext *ctx, uint32_t opc, int rd,
>  
>      switch (opc) {
>      case LWP:
> +        if (rd == base) {
> +            generate_exception(ctx, EXCP_RI);
> +            return;
> +        }
>          save_cpu_state(ctx, 0);
>          op_ld_lw(t1, t0, ctx);
>          gen_store_gpr(t1, rd);
> @@ -10067,6 +10071,10 @@ static void gen_ldst_pair (DisasContext *ctx, uint32_t opc, int rd,
>          break;
>  #ifdef TARGET_MIPS64
>      case LDP:
> +        if (rd == base) {
> +            generate_exception(ctx, EXCP_RI);
> +            return;
> +        }
>          save_cpu_state(ctx, 0);
>          op_ld_ld(t1, t0, ctx);
>          gen_store_gpr(t1, rd);
> 
> 

Thanks, applied.

-- 
Aurelien Jarno                          GPG: 1024D/F1BCDB73
aurelien@aurel32.net                 http://www.aurel32.net

      reply	other threads:[~2012-08-27 11:45 UTC|newest]

Thread overview: 2+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2011-09-18  0:28 [Qemu-devel] [PATCH] Allow microMIPS SWP and SDP to have RD equal to BASE Eric Johnson
2012-08-27 11:45 ` Aurelien Jarno [this message]

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20120827114505.GP3553@ohm.aurel32.net \
    --to=aurelien@aurel32.net \
    --cc=ericj@mips.com \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.