From mboxrd@z Thu Jan 1 00:00:00 1970 From: Daniel Vetter Subject: Re: [PATCH] drm/i915: correct intel_dp_get_config() function for DevCPT Date: Fri, 28 Jun 2013 10:28:17 +0200 Message-ID: <20130628082817.GU18285@phenom.ffwll.local> References: <1372395546-15728-1-git-send-email-xiong.y.zhang@intel.com> Mime-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Return-path: Received: from mail-ea0-f180.google.com (mail-ea0-f180.google.com [209.85.215.180]) by gabe.freedesktop.org (Postfix) with ESMTP id 3F6DBE5CB4 for ; Fri, 28 Jun 2013 01:28:19 -0700 (PDT) Received: by mail-ea0-f180.google.com with SMTP id k10so903907eaj.11 for ; Fri, 28 Jun 2013 01:28:18 -0700 (PDT) Content-Disposition: inline In-Reply-To: <1372395546-15728-1-git-send-email-xiong.y.zhang@intel.com> List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: intel-gfx-bounces+gcfxdi-intel-gfx=m.gmane.org@lists.freedesktop.org Errors-To: intel-gfx-bounces+gcfxdi-intel-gfx=m.gmane.org@lists.freedesktop.org To: Xiong Zhang Cc: intel-gfx@lists.freedesktop.org List-Id: intel-gfx@lists.freedesktop.org On Fri, Jun 28, 2013 at 12:59:06PM +0800, Xiong Zhang wrote: > On DevCPT, the control register for Transcoder DP Sync Polarity is > TRANS_DP_CTL, not DP_CTL. > Without this patch, Many call trace occur on CPT machine with DP monitor. > The call trace is like: *ERROR* mismatch in adjusted_mode.flags(expected X,found X) > > v2: use intel-crtc to simple patch, suggested by Daniel. > > Signed-off-by: Xiong Zhang Queued for -next (with some tiny bikeshedding), thanks for the patch. -Daniel > --- > drivers/gpu/drm/i915/intel_dp.c | 35 +++++++++++++++++++++++++---------- > 1 file changed, 25 insertions(+), 10 deletions(-) > > diff --git a/drivers/gpu/drm/i915/intel_dp.c b/drivers/gpu/drm/i915/intel_dp.c > index 8708a0c..c3ff8ac 100644 > --- a/drivers/gpu/drm/i915/intel_dp.c > +++ b/drivers/gpu/drm/i915/intel_dp.c > @@ -1324,20 +1324,35 @@ static void intel_dp_get_config(struct intel_encoder *encoder, > struct intel_crtc_config *pipe_config) > { > struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); > - struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; > u32 tmp, flags = 0; > + struct drm_device *dev = encoder->base.dev; > + struct drm_i915_private *dev_priv = dev->dev_private; > + enum port port = dp_to_dig_port(intel_dp)->port; > + struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); > > - tmp = I915_READ(intel_dp->output_reg); > + if ((port == PORT_A) || !HAS_PCH_CPT(dev)) { > + tmp = I915_READ(intel_dp->output_reg); > + if (tmp & DP_SYNC_HS_HIGH) > + flags |= DRM_MODE_FLAG_PHSYNC; > + else > + flags |= DRM_MODE_FLAG_NHSYNC; > > - if (tmp & DP_SYNC_HS_HIGH) > - flags |= DRM_MODE_FLAG_PHSYNC; > - else > - flags |= DRM_MODE_FLAG_NHSYNC; > + if (tmp & DP_SYNC_VS_HIGH) > + flags |= DRM_MODE_FLAG_PVSYNC; > + else > + flags |= DRM_MODE_FLAG_NVSYNC; > + } else { > + tmp = I915_READ(TRANS_DP_CTL(intel_crtc->pipe)); > + if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH) > + flags |= DRM_MODE_FLAG_PHSYNC; > + else > + flags |= DRM_MODE_FLAG_NHSYNC; > > - if (tmp & DP_SYNC_VS_HIGH) > - flags |= DRM_MODE_FLAG_PVSYNC; > - else > - flags |= DRM_MODE_FLAG_NVSYNC; > + if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH) > + flags |= DRM_MODE_FLAG_PVSYNC; > + else > + flags |= DRM_MODE_FLAG_NVSYNC; > + } > > pipe_config->adjusted_mode.flags |= flags; > } > -- > 1.7.9.5 > > _______________________________________________ > Intel-gfx mailing list > Intel-gfx@lists.freedesktop.org > http://lists.freedesktop.org/mailman/listinfo/intel-gfx -- Daniel Vetter Software Engineer, Intel Corporation +41 (0) 79 365 57 48 - http://blog.ffwll.ch