From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-8.3 required=3.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_PATCH,MAILING_LIST_MULTI,SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS, USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 4CECFC2D0EA for ; Wed, 8 Apr 2020 15:57:52 +0000 (UTC) Received: from gabe.freedesktop.org (gabe.freedesktop.org [131.252.210.177]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 2AE5B20769 for ; Wed, 8 Apr 2020 15:57:52 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 2AE5B20769 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=intel.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=intel-gfx-bounces@lists.freedesktop.org Received: from gabe.freedesktop.org (localhost [127.0.0.1]) by gabe.freedesktop.org (Postfix) with ESMTP id A2CBF6EA81; Wed, 8 Apr 2020 15:57:51 +0000 (UTC) Received: from mga06.intel.com (mga06.intel.com [134.134.136.31]) by gabe.freedesktop.org (Postfix) with ESMTPS id 04C566EA87 for ; Wed, 8 Apr 2020 15:57:49 +0000 (UTC) IronPort-SDR: gJ/lmMPSHT2tXDDi/mMIzL8G+wGzvBNr3LQoX6ScJoFDqNzYWSZwTCTqedjiJfkuFFCDaLig35 EgJdJ9jNSpUw== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga008.fm.intel.com ([10.253.24.58]) by orsmga104.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 08 Apr 2020 08:57:49 -0700 IronPort-SDR: w8gHQz05fGPITQ4m6coE1awfgJxTwJ21tq78KDEqGdmUeyYOxyuAXWqVejIVbp9Zq7eQ0fXK10 naPgGmKSbn1w== X-IronPort-AV: E=Sophos;i="5.72,359,1580803200"; d="scan'208";a="244072137" Received: from unknown (HELO intel.com) ([10.237.72.89]) by fmsmga008-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 08 Apr 2020 08:57:47 -0700 Date: Wed, 8 Apr 2020 18:54:09 +0300 From: "Lisovskiy, Stanislav" To: Ville =?iso-8859-1?Q?Syrj=E4l=E4?= Message-ID: <20200408155353.GA27657@intel.com> References: <20200326181005.11775-6-stanislav.lisovskiy@intel.com> <20200403062003.11539-1-stanislav.lisovskiy@intel.com> <20200407190128.GN6112@intel.com> <20200408075804.GA20704@intel.com> <20200408145502.GU6112@intel.com> MIME-Version: 1.0 Content-Disposition: inline In-Reply-To: <20200408145502.GU6112@intel.com> User-Agent: Mutt/1.9.4 (2018-02-28) Subject: Re: [Intel-gfx] [PATCH v21 05/10] drm/i915: Extract gen specific functions from intel_can_enable_sagv X-BeenThere: intel-gfx@lists.freedesktop.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Intel graphics driver community testing & development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: jani.nikula@intel.com, intel-gfx@lists.freedesktop.org Content-Type: text/plain; charset="iso-8859-1" Content-Transfer-Encoding: quoted-printable Errors-To: intel-gfx-bounces@lists.freedesktop.org Sender: "Intel-gfx" On Wed, Apr 08, 2020 at 05:55:02PM +0300, Ville Syrj=E4l=E4 wrote: > On Wed, Apr 08, 2020 at 10:58:04AM +0300, Lisovskiy, Stanislav wrote: > > On Tue, Apr 07, 2020 at 10:01:28PM +0300, Ville Syrj=E4l=E4 wrote: > > > On Fri, Apr 03, 2020 at 09:20:03AM +0300, Stanislav Lisovskiy wrote: > > > > Addressing one of the comments, recommending to extract platform > > > > specific code from intel_can_enable_sagv as a preparation, before > > > > we are going to add support for tgl+. > > > > = > > > > Current code in intel_can_enable_sagv is valid only for skl, > > > > so this patch adds also proper support for icl, subsequent > > > > patches will add support for tgl+, combined with other required > > > > changes. > > > > = > > > > v2: - Renamed icl_can_enable_sagv into icl_crtc_can_enable_sagv(Vil= le) > > > > - Removed dev variables(Ville) > > > > - Constified crtc/plane_state in icl_crtc_can_enable_sagv > > > > function(Ville) > > > > - Added hw.active check(Ville) > > > > - Refactored if ladder(Ville) > > > > = > > > > Signed-off-by: Stanislav Lisovskiy > > > > --- > > > > drivers/gpu/drm/i915/intel_pm.c | 84 +++++++++++++++++++++--------= ---- > > > > 1 file changed, 55 insertions(+), 29 deletions(-) > > > > = > > > > diff --git a/drivers/gpu/drm/i915/intel_pm.c b/drivers/gpu/drm/i915= /intel_pm.c > > > > index f8d62d1977ac..27d4d626cb34 100644 > > > > --- a/drivers/gpu/drm/i915/intel_pm.c > > > > +++ b/drivers/gpu/drm/i915/intel_pm.c > > > > @@ -3757,42 +3757,25 @@ intel_disable_sagv(struct drm_i915_private = *dev_priv) > > > > return 0; > > > > } > > > > = > > > > -bool intel_can_enable_sagv(struct intel_atomic_state *state) > > > > +static bool icl_crtc_can_enable_sagv(const struct intel_crtc_state= *crtc_state) > > > > { > > > > - struct drm_device *dev =3D state->base.dev; > > > > - struct drm_i915_private *dev_priv =3D to_i915(dev); > > > > - struct intel_crtc *crtc; > > > > + struct drm_i915_private *dev_priv =3D to_i915(crtc_state->uapi.cr= tc->dev); > > > > + struct intel_crtc *crtc =3D to_intel_crtc(crtc_state->uapi.crtc); > > > > struct intel_plane *plane; > > > > - struct intel_crtc_state *crtc_state; > > > > - enum pipe pipe; > > > > + const struct intel_plane_state *plane_state; > > > > int level, latency; > > > > = > > > > - if (!intel_has_sagv(dev_priv)) > > > > + if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)= { > > > > + DRM_DEBUG_KMS("No SAGV for interlaced mode on pipe %c\n", > > > > + pipe_name(crtc->pipe)); > > > > return false; > > > > + } > > > > = > > > > - /* > > > > - * If there are no active CRTCs, no additional checks need be per= formed > > > > - */ > > > > - if (hweight8(state->active_pipes) =3D=3D 0) > > > > + if (!crtc_state->hw.active) > > > = > > > Should really be checked before anything else. Doesn't matter too much > > > anymore since I made us clear the crtc state always, but still a bit > > > inconsistent to look at other stuff in the state before we even know = if > > > the crtc is even enabled. > > > = > > > > return true; > > > > = > > > > - /* > > > > - * SKL+ workaround: bspec recommends we disable SAGV when we have > > > > - * more then one pipe enabled > > > > - */ > > > > - if (hweight8(state->active_pipes) > 1) > > > > - return false; > > > > - > > > > - /* Since we're now guaranteed to only have one active CRTC... */ > > > > - pipe =3D ffs(state->active_pipes) - 1; > > > > - crtc =3D intel_get_crtc_for_pipe(dev_priv, pipe); > > > > - crtc_state =3D to_intel_crtc_state(crtc->base.state); > > > > - > > > > - if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) > > > > - return false; > > > > - > > > > - for_each_intel_plane_on_crtc(dev, crtc, plane) { > > > > - struct skl_plane_wm *wm =3D > > > > + intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, = crtc_state) { > > > > + const struct skl_plane_wm *wm =3D > > > > &crtc_state->wm.skl.optimal.planes[plane->id]; > > > > = > > > > /* Skip this plane if it's not enabled */ > > > > @@ -3807,7 +3790,7 @@ bool intel_can_enable_sagv(struct intel_atomi= c_state *state) > > > > latency =3D dev_priv->wm.skl_latency[level]; > > > > = > > > > if (skl_needs_memory_bw_wa(dev_priv) && > > > > - plane->base.state->fb->modifier =3D=3D > > > > + plane_state->uapi.fb->modifier =3D=3D > > > = > > > hw.fb > > > = > > > With those this is basically good, but still need to think how to avo= id > > > the regression due to only checking the crtcs in the state. > > = > > Well tbh, initially you told me that this *_crtc_can_enable_sagv functi= on extraction > > can be "trivially" done as a separate patch :)) So I followed your inst= ruction, and = > > then I got a comment saying that "this is now temporary busted because = we are checking > > only crtcs in a state". This kind of contraversial requirements - in or= der not to = > > have it "temporary busted", we should have introduced it at the same ti= me with SAGV mask, > > at the same time you wanted it to be extracted as a separate patch. > = > TBF this patch does quite a bit more than extract the current code. > = > What I think would work as a series is something like: > patch 1: > +intel_crtc_can_enable_sagv(crtc_state) > { > + stuff > } > = > intel_can_enable_sagv(state) > { > ... > crtc_state =3D to_intel_crtc_state(crtc->base.state); > = > - stuff > + return intel_crtc_can_eanble_sagv(crtc_state); > } > = > patch 2: > +sagv_pre_plane_update(state) > +{ > + if (!intel_can_enable_sagv(state)) > + intel_disable_sagv(dev_priv); > +} > = > intel_atomic_commit_tail() > { > ... > - if (!intel_can_enable_sagv(state)) > - intel_disable_sagv(dev_priv); > + sagv_pre_plane_update(state); > ... > } > = > (+ identical changes for post_plane_update()) > = > So far everything has been pure refactoring. > = > patch 3: > Introduce the sagv mask in bw state and precompute it using > intel_crtc_can_enable_sagv() (while fixing the iterator issue therein), > and update the pre/post hooks to consult said mask. Not quite pure > refactoring anymore but seems like a bit more straightforward change > now. > = > At this point we should have a nicely precomputed sagv mask without > intentional changes to current behaviour. After which it should be > easier to extend this for new platforms. This all makes sense, however in the end we'll have the same result as now,= however this would require to reshuffle the whole series...again. = Will try do it, the least painful way :) = > = > -- = > Ville Syrj=E4l=E4 > Intel _______________________________________________ Intel-gfx mailing list Intel-gfx@lists.freedesktop.org https://lists.freedesktop.org/mailman/listinfo/intel-gfx