From mboxrd@z Thu Jan 1 00:00:00 1970 From: Alexandru Gagniuc Date: Thu, 4 Feb 2021 13:55:55 -0600 Subject: [PATCH 4/5] stm32mp1: spl: Configure TrustZone controller for OP-TEE In-Reply-To: <20210204195556.2056956-1-mr.nuke.me@gmail.com> References: <20210204195556.2056956-1-mr.nuke.me@gmail.com> Message-ID: <20210204195556.2056956-4-mr.nuke.me@gmail.com> List-Id: MIME-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit To: u-boot@lists.denx.de OP-TEE is very particular about how the TZC should be configured. When booting an OP-TEE payload, an incorrect TZC configuration will result in a panic. Most information can be derived from the SPL devicetree. The only information we don't have is the split between TZDRAM and shared memory. This has to be hardcoded. The rest of the configuration is fairly easy, and only requires 3 TZC regions. Configure them. Signed-off-by: Alexandru Gagniuc --- arch/arm/mach-stm32mp/spl.c | 84 +++++++++++++++++++++++++++++++++++++ 1 file changed, 84 insertions(+) diff --git a/arch/arm/mach-stm32mp/spl.c b/arch/arm/mach-stm32mp/spl.c index 0c50ad54df..bdef7edcb9 100644 --- a/arch/arm/mach-stm32mp/spl.c +++ b/arch/arm/mach-stm32mp/spl.c @@ -15,6 +15,7 @@ #include #include #include +#include #include u32 spl_boot_device(void) @@ -91,6 +92,89 @@ __weak int board_early_init_f(void) return 0; } +uint32_t stm32mp_get_dram_size(void) +{ + uint32_t ram_size = 0; + struct udevice *dev; + ofnode node; + + if (uclass_get_device(UCLASS_RAM, 0, &dev)) + return 0; + + dev_for_each_subnode(node, dev) { + ram_size = ofnode_read_u32_default(node, "st,mem-size", 0); + if (ram_size) + break; + } + + return ram_size; +} + +uint32_t optee_get_reserved_memory_base(void) +{ + ofnode node; + fdt_addr_t start; + + node = ofnode_path("/reserved-memory/optee"); + if (!ofnode_valid(node)) + return 0; + + start = ofnode_get_addr(node); + return (start < 0) ? 0 : (uintptr_t)start; +} + +#define CFG_TZDRAM_SIZE 0x01e00000 +#define STM32_TZC_NSID_ALL 0xffff +#define STM32_TZC_FILTER_ALL 3 + +void stm32_init_tzc_for_optee(void) +{ + const uint32_t dram_size = stm32mp_get_dram_size(); + const uintptr_t dram_top = STM32_DDR_BASE + (dram_size - 1); + uint32_t optee_base = optee_get_reserved_memory_base(); + uint32_t tee_shmem_base = optee_base + CFG_TZDRAM_SIZE; + const uintptr_t tzc = STM32_TZC_BASE; + + if (dram_size == 0) + panic("Cannot determine DRAM size from devicetree\n"); + + const struct tzc_region optee_config[] = { + { + .base = STM32_DDR_BASE, + .top = optee_base - 1, + .sec_mode = TZC_ATTR_SEC_NONE, + .nsec_id = STM32_TZC_NSID_ALL, + .filters_mask = STM32_TZC_FILTER_ALL, + }, { + .base = optee_base, + .top = tee_shmem_base - 1, + .sec_mode = TZC_ATTR_SEC_RW, + .nsec_id = 0, + .filters_mask = STM32_TZC_FILTER_ALL, + }, { + .base = tee_shmem_base, + .top = dram_top, + .sec_mode = TZC_ATTR_SEC_NONE, + .nsec_id = STM32_TZC_NSID_ALL, + .filters_mask = STM32_TZC_FILTER_ALL, + }, { + .top = 0, + } + }; + + flush_dcache_all(); + + tzc_configure(tzc, optee_config); + tzc_dump_config(tzc); + + dcache_disable(); +} + +void spl_board_prepare_for_optee(void *fdt) +{ + stm32_init_tzc_for_optee(); +} + void board_init_f(ulong dummy) { struct udevice *dev; -- 2.26.2