All of lore.kernel.org
 help / color / mirror / Atom feed
From: "Hogander, Jouni" <jouni.hogander@intel.com>
To: "intel-gfx@lists.freedesktop.org"
	<intel-gfx@lists.freedesktop.org>,
	"Souza, Jose" <jose.souza@intel.com>
Subject: Re: [Intel-gfx] [PATCH 1/2] drm/i915/display: Group PSR2 prog sequences and workarounds
Date: Fri, 18 Feb 2022 13:12:53 +0000	[thread overview]
Message-ID: <4c0effe2d45f11dcd82aec44305f07e896c5e073.camel@intel.com> (raw)
In-Reply-To: <20220210185223.95399-1-jose.souza@intel.com>

Reviewed-by: Jouni Högander <jouni.hogander@intel.com>

for both patches.

On Thu, 2022-02-10 at 10:52 -0800, José Roberto de Souza wrote:
> Grouping inside of the same if all the programing sequences and
> workarounds of PSR2.
> The order of programing changed in intel_psr_enable_source() but
> it will not affect PSR2 as at this point PSR2_ENABLE is still
> disabled.
> 
> Cc: Jouni Högander <jouni.hogander@intel.com>
> Signed-off-by: José Roberto de Souza <jose.souza@intel.com>
> ---
>  drivers/gpu/drm/i915/display/intel_psr.c | 77 ++++++++++++--------
> ----
>  1 file changed, 37 insertions(+), 40 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_psr.c
> b/drivers/gpu/drm/i915/display/intel_psr.c
> index a1a663f362e7d..72bd8d3261e0c 100644
> --- a/drivers/gpu/drm/i915/display/intel_psr.c
> +++ b/drivers/gpu/drm/i915/display/intel_psr.c
> @@ -1069,25 +1069,6 @@ static void intel_psr_enable_source(struct
> intel_dp *intel_dp)
>  	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
>  	u32 mask;
>  
> -	if (intel_dp->psr.psr2_enabled && DISPLAY_VER(dev_priv) == 9) {
> -		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
> -		u32 chicken = intel_de_read(dev_priv, reg);
> -
> -		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
> -			   PSR2_ADD_VERTICAL_LINE_COUNT;
> -		intel_de_write(dev_priv, reg, chicken);
> -	}
> -
> -	/*
> -	 * Wa_16014451276:adlp
> -	 * All supported adlp panels have 1-based X granularity, this
> may
> -	 * cause issues if non-supported panels are used.
> -	 */
> -	if (IS_ALDERLAKE_P(dev_priv) &&
> -	    intel_dp->psr.psr2_enabled)
> -		intel_de_rmw(dev_priv, CHICKEN_TRANS(cpu_transcoder),
> 0,
> -			     ADLP_1_BASED_X_GRANULARITY);
> -
>  	/*
>  	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD
> also
>  	 * mask LPSP to avoid dependency on other drivers that might
> block
> @@ -1126,18 +1107,33 @@ static void intel_psr_enable_source(struct
> intel_dp *intel_dp)
>  			     intel_dp->psr.psr2_sel_fetch_enabled ?
>  			     IGNORE_PSR2_HW_TRACKING : 0);
>  
> -	/* Wa_16011168373:adl-p */
> -	if (IS_ADLP_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0) &&
> -	    intel_dp->psr.psr2_enabled)
> -		intel_de_rmw(dev_priv,
> -			     TRANS_SET_CONTEXT_LATENCY(intel_dp-
> >psr.transcoder),
> -			     TRANS_SET_CONTEXT_LATENCY_MASK,
> -			     TRANS_SET_CONTEXT_LATENCY_VALUE(1));
> +	if (intel_dp->psr.psr2_enabled) {
> +		if (DISPLAY_VER(dev_priv) == 9)
> +			intel_de_rmw(dev_priv,
> CHICKEN_TRANS(cpu_transcoder), 0,
> +				     PSR2_VSC_ENABLE_PROG_HEADER |
> +				     PSR2_ADD_VERTICAL_LINE_COUNT);
>  
> -	/* Wa_16012604467:adlp */
> -	if (IS_ALDERLAKE_P(dev_priv) && intel_dp->psr.psr2_enabled)
> -		intel_de_rmw(dev_priv, CLKGATE_DIS_MISC, 0,
> -			     CLKGATE_DIS_MISC_DMASC_GATING_DIS);
> +		/*
> +		 * Wa_16014451276:adlp
> +		 * All supported adlp panels have 1-based X
> granularity, this may
> +		 * cause issues if non-supported panels are used.
> +		 */
> +		if (IS_ALDERLAKE_P(dev_priv))
> +			intel_de_rmw(dev_priv,
> CHICKEN_TRANS(cpu_transcoder), 0,
> +				     ADLP_1_BASED_X_GRANULARITY);
> +
> +		/* Wa_16011168373:adl-p */
> +		if (IS_ADLP_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0))
> +			intel_de_rmw(dev_priv,
> +				     TRANS_SET_CONTEXT_LATENCY(intel_dp
> ->psr.transcoder),
> +				     TRANS_SET_CONTEXT_LATENCY_MASK,
> +				     TRANS_SET_CONTEXT_LATENCY_VALUE(1)
> );
> +
> +		/* Wa_16012604467:adlp */
> +		if (IS_ALDERLAKE_P(dev_priv))
> +			intel_de_rmw(dev_priv, CLKGATE_DIS_MISC, 0,
> +				     CLKGATE_DIS_MISC_DMASC_GATING_DIS)
> ;
> +	}
>  }
>  
>  static bool psr_interrupt_error_check(struct intel_dp *intel_dp)
> @@ -1290,17 +1286,18 @@ static void intel_psr_disable_locked(struct
> intel_dp *intel_dp)
>  		intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
>  			     DIS_RAM_BYPASS_PSR2_MAN_TRACK, 0);
>  
> -	/* Wa_16011168373:adl-p */
> -	if (IS_ADLP_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0) &&
> -	    intel_dp->psr.psr2_enabled)
> -		intel_de_rmw(dev_priv,
> -			     TRANS_SET_CONTEXT_LATENCY(intel_dp-
> >psr.transcoder),
> -			     TRANS_SET_CONTEXT_LATENCY_MASK, 0);
> +	if (intel_dp->psr.psr2_enabled) {
> +		/* Wa_16011168373:adl-p */
> +		if (IS_ADLP_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0))
> +			intel_de_rmw(dev_priv,
> +				     TRANS_SET_CONTEXT_LATENCY(intel_dp
> ->psr.transcoder),
> +				     TRANS_SET_CONTEXT_LATENCY_MASK,
> 0);
>  
> -	/* Wa_16012604467:adlp */
> -	if (IS_ALDERLAKE_P(dev_priv) && intel_dp->psr.psr2_enabled)
> -		intel_de_rmw(dev_priv, CLKGATE_DIS_MISC,
> -			     CLKGATE_DIS_MISC_DMASC_GATING_DIS, 0);
> +		/* Wa_16012604467:adlp */
> +		if (IS_ALDERLAKE_P(dev_priv))
> +			intel_de_rmw(dev_priv, CLKGATE_DIS_MISC,
> +				     CLKGATE_DIS_MISC_DMASC_GATING_DIS,
> 0);
> +	}
>  
>  	intel_snps_phy_update_psr_power_state(dev_priv, phy, false);
>  
BR,

Jouni Högander

      parent reply	other threads:[~2022-02-18 13:13 UTC|newest]

Thread overview: 12+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2022-02-10 18:52 [Intel-gfx] [PATCH 1/2] drm/i915/display: Group PSR2 prog sequences and workarounds José Roberto de Souza
2022-02-10 18:52 ` [Intel-gfx] [PATCH 2/2] drm/i915/display: Implement Wa_16013835468 José Roberto de Souza
2022-02-15 12:31   ` Hogander, Jouni
2022-02-16 13:48     ` Souza, Jose
2022-02-18 13:12       ` Hogander, Jouni
2022-02-15 13:47   ` Lisovskiy, Stanislav
2022-02-16 13:45     ` Souza, Jose
2022-02-10 19:37 ` [Intel-gfx] ✗ Fi.CI.SPARSE: warning for series starting with [1/2] drm/i915/display: Group PSR2 prog sequences and workarounds Patchwork
2022-02-10 20:05 ` [Intel-gfx] ✓ Fi.CI.BAT: success " Patchwork
2022-02-11  0:04 ` [Intel-gfx] ✓ Fi.CI.IGT: " Patchwork
2022-02-18 15:07   ` Souza, Jose
2022-02-18 13:12 ` Hogander, Jouni [this message]

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=4c0effe2d45f11dcd82aec44305f07e896c5e073.camel@intel.com \
    --to=jouni.hogander@intel.com \
    --cc=intel-gfx@lists.freedesktop.org \
    --cc=jose.souza@intel.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.