All of lore.kernel.org
 help / color / mirror / Atom feed
From: Shannon Zhao <zhaoshenglong@huawei.com>
To: "Alex Bennée" <alex.bennee@linaro.org>
Cc: peter.maydell@linaro.org, hangaohuai@huawei.com, mst@redhat.com,
	a.spyridakis@virtualopensystems.com, msalter@redhat.com,
	claudio.fontana@huawei.com, qemu-devel@nongnu.org,
	peter.huangpeng@huawei.com, hanjun.guo@linaro.org,
	imammedo@redhat.com, pbonzini@redhat.com, lersek@redhat.com,
	christoffer.dall@linaro.org, shannon.zhao@linaro.org
Subject: Re: [Qemu-devel] [PATCH v4 19/20] hw/arm/virt-acpi-build: Add PCIe controller in ACPI DSDT table
Date: Tue, 14 Apr 2015 09:10:53 +0800	[thread overview]
Message-ID: <552C691D.3090702@huawei.com> (raw)
In-Reply-To: <87mw2cj9zi.fsf@linaro.org>

On 2015/4/13 23:58, Alex Bennée wrote:
> 
> Shannon Zhao <zhaoshenglong@huawei.com> writes:
> 
>> From: Shannon Zhao <shannon.zhao@linaro.org>
>>
>> Add PCIe controller in ACPI DSDT table, so the guest can detect
>> the PCIe.
>>
>> Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com>
>> Signed-off-by: Shannon Zhao <shannon.zhao@linaro.org>
>> ---
>>  hw/arm/virt-acpi-build.c | 140 +++++++++++++++++++++++++++++++++++++++++++++++
>>  1 file changed, 140 insertions(+)
>>
>> diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c
>> index a979582..11574c9 100644
>> --- a/hw/arm/virt-acpi-build.c
>> +++ b/hw/arm/virt-acpi-build.c
>> @@ -48,6 +48,8 @@
>>  #include "qapi/qmp/qint.h"
>>  #include "qom/qom-qobject.h"
>>  #include "exec/ram_addr.h"
>> +#include "hw/pci/pcie_host.h"
>> +#include "hw/pci/pci.h"
>>  
>>  /* #define DEBUG_ACPI_BUILD */
>>  #ifdef DEBUG_ACPI_BUILD
>> @@ -176,6 +178,143 @@ static void acpi_dsdt_add_virtio(Aml *scope, const hwaddr *mmio_addrs,
>>      }
>>  }
>>  
>> +static void acpi_dsdt_add_pci(Aml *scope, acpi_pcie_info *info)
>> +{
>> +    Aml *dev, *rt_pkg, *pkg, *method, *rbuf, *crs;
>> +    Aml *ifctx, *UUID, *ifctx1, *elsectx, *buf, *dev_rp0, *dev_gsi;
>> +    int i, devfn;
>> +    int irq = *info->pcie_irq + 32;
>> +
>> +    dev = aml_device("%s", "PCI0");
>> +    aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
>> +    aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
>> +    aml_append(dev, aml_name_decl("_SEG", aml_int(0)));
>> +    aml_append(dev, aml_name_decl("_BBN", aml_int(0)));
>> +    aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
>> +    aml_append(dev, aml_name_decl("_UID", aml_string("PCI0")));
>> +    aml_append(dev, aml_name_decl("_STR", aml_string("PCIe 0 Device")));
>> +
>> +    /* Declare the PCI Routing Table. */
>> +    rt_pkg = aml_package(info->nr_pcie_buses * PCI_NUM_PINS);
>> +    for (devfn = 0; devfn < info->nr_pcie_buses; devfn++) {
>> +        for (i = 0; i < PCI_NUM_PINS; i++) {
>> +            int gsi = (i + devfn) % PCI_NUM_PINS;
>> +            pkg = aml_package(4);
>> +            aml_append(pkg, aml_int((devfn << 16) | 0xFFFF));
>> +            aml_append(pkg, aml_int(i));
>> +            aml_append(pkg, aml_name("GSI%d", gsi));
>> +            aml_append(pkg, aml_int(0));
>> +            aml_append(rt_pkg, pkg);
>> +        }
>> +    }
>> +    aml_append(dev, aml_name_decl("_PRT", rt_pkg));
>> +
>> +    for (i = 0; i < PCI_NUM_PINS; i++) {
>> +        dev_gsi = aml_device("GSI%d", i);
>> +        aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F")));
>> +        aml_append(dev_gsi, aml_name_decl("_UID", aml_int(0)));
>> +        crs = aml_resource_template();
>> +        aml_append(crs, aml_interrupt(0x01, irq + i));
>> +        aml_append(dev_gsi, aml_name_decl("_PRS", crs));
>> +        crs = aml_resource_template();
>> +        aml_append(crs, aml_interrupt(0x01, irq + i));
>> +        aml_append(dev_gsi, aml_name_decl("_CRS", crs));
>> +        method = aml_method("_SRS", 1);
>> +        aml_append(dev_gsi, method);
>> +        aml_append(dev, dev_gsi);
>> +    }
>> +
>> +    method = aml_method("_CBA", 0);
>> +    aml_append(method, aml_return(aml_int(info->pcie_ecam_base)));
>> +    aml_append(dev, method);
>> +
>> +    method = aml_method("_CRS", 0);
>> +    rbuf = aml_resource_template();
>> +    aml_append(rbuf,
>> +        aml_word_bus_number(aml_min_fixed, aml_max_fixed, aml_pos_decode,
>> +                            0x0000, 0x0000, info->nr_pcie_buses - 1,
>> +                            0x0000, info->nr_pcie_buses));
>> +    aml_append(rbuf,
>> +        aml_dword_memory(aml_pos_decode, aml_min_fixed, aml_max_fixed,
>> +                         aml_cacheable, aml_ReadWrite,
>> +                         0x0000, info->pcie_mmio_base,
>> +                         info->pcie_mmio_base + info->pcie_mmio_size - 1,
>> +                         0x0000, info->pcie_mmio_size));
>> +    aml_append(rbuf,
>> +        aml_dword_io(aml_min_fixed, aml_max_fixed,
>> +                     aml_pos_decode, aml_entire_range,
>> +                     0x0000, info->pcie_ioport_base,
>> +                     info->pcie_ioport_base + info->pcie_ioport_size - 1,
>> +                     0x0000, info->pcie_ioport_size));
>> +
>> +    aml_append(method, aml_name_decl("RBUF", rbuf));
>> +    aml_append(method, aml_return(rbuf));
>> +    aml_append(dev, method);
>> +
>> +    /* Declare an _OSC (OS Control Handoff) method */
>> +    aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
>> +    aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
>> +    method = aml_method("_OSC", 4);
>> +    aml_append(method,
>> +        aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));
>> +
>> +    UUID = aml_touuid(0x33DB4D5B, 0x1FF7, 0x401C, 0x9657,
>> 0x7441C03DD766);
> 
> This looks like a fairly unreadable uuid already. What are these magic numbers?
> 

Yes, this will be modified to use string according to the spec. Like below way:

UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766");

>> +    ifctx = aml_if(aml_equal(aml_arg(0), UUID));
>> +    aml_append(ifctx,
>> +        aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
>> +    aml_append(ifctx,
>> +        aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));
>> +    aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP")));
>> +    aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL")));
>> +
>> +    aml_append(ifctx, aml_and(aml_name("CTRL"),
>> +        aml_int(0x1D), aml_name("CTRL")));
>> +
>> +    ifctx1 = aml_if(aml_not(aml_equal(aml_arg(1), aml_int(0x1))));
>> +    aml_append(ifctx1, aml_or(aml_name("CDW1"),
>> +        aml_int(0x08), aml_name("CDW1")));
>> +    aml_append(ifctx, ifctx1);
>> +
>> +    ifctx1 = aml_if(aml_not(aml_equal(aml_name("CDW3"), aml_name("CTRL"))));
>> +    aml_append(ifctx1, aml_or(aml_name("CDW1"),
>> +        aml_int(0x10), aml_name("CDW1")));
>> +    aml_append(ifctx, ifctx1);
>> +
>> +    aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3")));
>> +    aml_append(ifctx, aml_return(aml_arg(3)));
>> +
>> +    aml_append(method, ifctx);
>> +
>> +    elsectx = aml_else();
>> +    aml_append(elsectx, aml_or(aml_name("CDW1"), aml_int(4), aml_name("CDW1")));
>> +    aml_append(elsectx, aml_return(aml_arg(3)));
>> +    aml_append(method, elsectx);
>> +
>> +    aml_append(dev, method);
>> +
>> +    method = aml_method("_DSM", 4);
>> +    UUID = aml_touuid(0xE5C937D0, 0x3553, 0x4d7a, 0x9117,
>> 0xEA4D19C3434D);
> 
> Again lots of magic numbers.
> 
>> +    ifctx = aml_if(aml_equal(aml_arg(0), UUID));
>> +    ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0)));
>> +    buf = aml_buffer();
>> +    build_append_int_noprefix(buf->buf, 0x01, 1);
>> +    aml_append(ifctx1, aml_return(buf));
>> +    aml_append(ifctx, ifctx1);
>> +    aml_append(method, ifctx);
>> +
>> +    buf = aml_buffer();
>> +    build_append_int_noprefix(buf->buf, 0x00, 1);
>> +    aml_append(method, aml_return(buf));
>> +
>> +    aml_append(dev, method);
>> +
>> +    dev_rp0 = aml_device("%s", "RP0");
>> +    aml_append(dev_rp0, aml_name_decl("_ADR", aml_int(0)));
>> +    aml_append(dev, dev_rp0);
>> +
>> +    aml_append(scope, dev);
>> +}
>> +
>>  /* RSDP */
>>  static GArray *
>>  build_rsdp(GArray *rsdp_table, GArray *linker, unsigned rsdt)
>> @@ -358,6 +497,7 @@ build_dsdt(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info)
>>      acpi_dsdt_add_flash(scope, info->flash_addr);
>>      acpi_dsdt_add_virtio(scope, info->virtio_mmio_addr,
>>               info->virtio_mmio_irq, info->virtio_mmio_num);
>> +    acpi_dsdt_add_pci(scope, guest_info->pcie_info);
>>  
>>      aml_append(dsdt, scope);
>>      /* copy AML table into ACPI tables blob and patch header there */
> 

  reply	other threads:[~2015-04-14  1:14 UTC|newest]

Thread overview: 90+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2015-04-03 10:03 [Qemu-devel] [PATCH v4 00/20] Generate ACPI v5.1 tables and expose it to guest over fw_cfg on ARM Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 01/20] hw/i386: Move ACPI header definitions in an arch-independent location Shannon Zhao
2015-04-15  2:26   ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 02/20] hw/i386/acpi-build: move generic acpi building helpers into dedictated file Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 03/20] hw/arm/virt-acpi-build: Basic framework for building ACPI tables on ARM Shannon Zhao
2015-04-08 14:37   ` Alex Bennée
2015-04-09  5:43     ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 04/20] hw/acpi/aml-build: Add aml_memory32_fixed() term Shannon Zhao
2015-04-08 14:54   ` Alex Bennée
2015-04-08 18:42     ` Michael S. Tsirkin
2015-04-09  9:27       ` Alex Bennée
2015-04-09  5:46     ` Shannon Zhao
2015-04-09 12:42   ` Igor Mammedov
2015-04-10  5:49     ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 05/20] hw/acpi/aml-build: Add aml_interrupt() term Shannon Zhao
2015-04-08 14:57   ` Alex Bennée
2015-04-09  6:09     ` Shannon Zhao
2015-04-09  9:54       ` Igor Mammedov
2015-04-10  5:50         ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 06/20] hw/arm/virt-acpi-build: Generation of DSDT table for virt devices Shannon Zhao
2015-04-09  9:51   ` Alex Bennée
2015-04-09 13:03     ` Igor Mammedov
2015-04-10  5:59       ` Shannon Zhao
2015-04-10  7:35         ` Igor Mammedov
2015-04-10  5:57     ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 07/20] hw/arm/virt-acpi-build: Generate FADT table and update ACPI headers Shannon Zhao
2015-04-08 18:53   ` Michael S. Tsirkin
2015-04-09  2:55     ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 08/20] hw/arm/virt-acpi-build: Generate MADT table Shannon Zhao
2015-04-09 12:33   ` Alex Bennée
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 09/20] hw/arm/virt-acpi-build: Generate GTDT table Shannon Zhao
2015-04-09 12:42   ` Alex Bennée
2015-04-10  6:01     ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 10/20] hw/arm/virt-acpi-build: Generate RSDT table Shannon Zhao
2015-04-09 12:50   ` Alex Bennée
2015-04-09 13:17     ` Igor Mammedov
2015-04-09 13:27       ` Peter Maydell
2015-04-09 13:51         ` Igor Mammedov
2015-04-09 13:59           ` Peter Maydell
2015-04-09 14:43             ` Igor Mammedov
2015-04-09 16:00             ` Laszlo Ersek
2015-04-09 16:03               ` Peter Maydell
2015-04-09 16:21                 ` Laszlo Ersek
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 11/20] hw/arm/virt-acpi-build: Generate RSDP table Shannon Zhao
2015-04-09 14:45   ` Alex Bennée
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 12/20] hw/arm/virt-acpi-build: Add PCIe info and generate MCFG table Shannon Zhao
2015-04-09 15:54   ` Alex Bennée
2015-04-09 16:00     ` Peter Maydell
2015-04-10  6:04       ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 13/20] hw/acpi/aml-build: Add ToUUID macro Shannon Zhao
2015-04-09 13:22   ` Igor Mammedov
2015-04-10  6:10     ` Shannon Zhao
2015-04-10  7:40       ` Igor Mammedov
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 14/20] hw/acpi/aml-build: Add aml_or() term Shannon Zhao
2015-04-09 13:35   ` Igor Mammedov
2015-04-10  6:15     ` Shannon Zhao
2015-04-10  7:46       ` Igor Mammedov
2015-04-10  8:04         ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 15/20] hw/acpi/aml-build: Add aml_not() term Shannon Zhao
2015-04-13 15:56   ` Alex Bennée
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 16/20] hw/acpi/aml-build: Add aml_else() term Shannon Zhao
2015-04-13 15:55   ` Alex Bennée
2015-04-14  2:25     ` Shannon Zhao
2015-04-14  5:56     ` Michael S. Tsirkin
2015-04-14  6:38       ` Shannon Zhao
2015-04-14 10:15         ` Igor Mammedov
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 17/20] hw/acpi/aml-build: Add aml_create_dword_field() term Shannon Zhao
2015-04-13 15:55   ` Alex Bennée
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 18/20] hw/acpi/aml-build: Add aml_dword_io() term Shannon Zhao
2015-04-13 15:56   ` Alex Bennée
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 19/20] hw/arm/virt-acpi-build: Add PCIe controller in ACPI DSDT table Shannon Zhao
2015-04-13 15:58   ` Alex Bennée
2015-04-14  1:10     ` Shannon Zhao [this message]
2015-04-14  9:30       ` Peter Maydell
2015-04-14  9:55         ` Shannon Zhao
2015-04-14  9:59           ` Michael S. Tsirkin
2015-04-14 10:13             ` Shannon Zhao
2015-04-03 10:03 ` [Qemu-devel] [PATCH v4 20/20] hw/arm/virt: Enable dynamic generation of ACPI v5.1 tables Shannon Zhao
2015-04-06 18:47 ` [Qemu-devel] [PATCH v4 00/20] Generate ACPI v5.1 tables and expose it to guest over fw_cfg on ARM Mark Salter
2015-04-07  2:43   ` Shannon Zhao
2015-04-07  9:19     ` Peter Maydell
2015-04-07  9:32       ` Michael S. Tsirkin
2015-04-07  9:43         ` Peter Maydell
2015-04-07 11:50       ` Shannon Zhao
2015-04-07 12:07     ` Peter Maydell
2015-04-07 12:18       ` Shannon Zhao
2015-04-07 13:35       ` Igor Mammedov
2015-04-08 18:50         ` Michael S. Tsirkin
2015-04-15 10:10 ` Michael S. Tsirkin
2015-04-15 10:51   ` Shannon Zhao

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=552C691D.3090702@huawei.com \
    --to=zhaoshenglong@huawei.com \
    --cc=a.spyridakis@virtualopensystems.com \
    --cc=alex.bennee@linaro.org \
    --cc=christoffer.dall@linaro.org \
    --cc=claudio.fontana@huawei.com \
    --cc=hangaohuai@huawei.com \
    --cc=hanjun.guo@linaro.org \
    --cc=imammedo@redhat.com \
    --cc=lersek@redhat.com \
    --cc=msalter@redhat.com \
    --cc=mst@redhat.com \
    --cc=pbonzini@redhat.com \
    --cc=peter.huangpeng@huawei.com \
    --cc=peter.maydell@linaro.org \
    --cc=qemu-devel@nongnu.org \
    --cc=shannon.zhao@linaro.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.