From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-11.2 required=3.0 tests=BAYES_00, HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH,MAILING_LIST_MULTI,NICE_REPLY_A, SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id F1206C00A89 for ; Mon, 2 Nov 2020 22:04:23 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 9D29A206E5 for ; Mon, 2 Nov 2020 22:04:23 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1725897AbgKBWEW (ORCPT ); Mon, 2 Nov 2020 17:04:22 -0500 Received: from foss.arm.com ([217.140.110.172]:38388 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725777AbgKBWEV (ORCPT ); Mon, 2 Nov 2020 17:04:21 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 3C74B11FB; Mon, 2 Nov 2020 14:04:20 -0800 (PST) Received: from [10.57.20.162] (unknown [10.57.20.162]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 916113F719; Mon, 2 Nov 2020 14:04:18 -0800 (PST) Subject: Re: [PATCH v3 06/26] coresight: etm4x: Handle access to TRCSSPCICRn To: Mathieu Poirier Cc: linux-arm-kernel@lists.infradead.org, mike.leach@linaro.org, coresight@lists.linaro.org, linux-kernel@vger.kernel.org References: <20201028220945.3826358-1-suzuki.poulose@arm.com> <20201028220945.3826358-8-suzuki.poulose@arm.com> <20201102214633.GD2749502@xps15> From: Suzuki K Poulose Message-ID: <69e31875-10e5-2cd1-dd2d-0b63b1427c65@arm.com> Date: Mon, 2 Nov 2020 22:04:16 +0000 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:78.0) Gecko/20100101 Thunderbird/78.4.0 MIME-Version: 1.0 In-Reply-To: <20201102214633.GD2749502@xps15> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-GB Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 11/2/20 9:46 PM, Mathieu Poirier wrote: > Hi Suzuki, > > On Wed, Oct 28, 2020 at 10:09:25PM +0000, Suzuki K Poulose wrote: >> TRCSSPCICR is present only if all of the following are true: >> TRCIDR4.NUMSSCC > n. >> TRCIDR4.NUMPC > 0b0000 . >> TRCSSCSR.PC == 0b1 >> >> Signed-off-by: Suzuki K Poulose >> --- >> drivers/hwtracing/coresight/coresight-etm4x-core.c | 13 ++++++++----- >> 1 file changed, 8 insertions(+), 5 deletions(-) >> >> diff --git a/drivers/hwtracing/coresight/coresight-etm4x-core.c b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> index d78a37b6592c..0310eac9dc16 100644 >> --- a/drivers/hwtracing/coresight/coresight-etm4x-core.c >> +++ b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> @@ -175,8 +175,9 @@ static int etm4_enable_hw(struct etmv4_drvdata *drvdata) >> drvdata->base + TRCSSCCRn(i)); >> writel_relaxed(config->ss_status[i], >> drvdata->base + TRCSSCSRn(i)); >> - writel_relaxed(config->ss_pe_cmp[i], >> - drvdata->base + TRCSSPCICRn(i)); >> + if (drvdata->nr_pe) > > Aren't you missing to check the value of the PC bit in TRCSSCSRn? > > /* > * TRCSSCSRn:PC, bit[3]: Indidate support for single-shot PE > * comparator input. > */ > if (drvdata->nr_pe && (config->ss_status[i] & BIT(3))) > > You're right. Thank for catching this. I will update the series and drop the patches 1-5. > I have picked up patches 1 to 5 and added a "Cc:stable" to paches 2, 4 and 5. > More comments to come tomorrow. Thanks ! Suzuki From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-11.3 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH, MAILING_LIST_MULTI,NICE_REPLY_A,SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 07F0FC00A89 for ; Mon, 2 Nov 2020 22:05:27 +0000 (UTC) Received: from merlin.infradead.org (merlin.infradead.org [205.233.59.134]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 37F71206CA for ; Mon, 2 Nov 2020 22:05:26 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=lists.infradead.org header.i=@lists.infradead.org header.b="aC/aCSGH" DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 37F71206CA Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=arm.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=merlin.20170209; h=Sender:Content-Type: Content-Transfer-Encoding:Cc:List-Subscribe:List-Help:List-Post:List-Archive: List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:Date:Message-ID:From: References:To:Subject:Reply-To:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=IIRFwHsNo/Oul1hPA9l8Tl0zAzGyqycwTViVWnFxzjI=; b=aC/aCSGHdNKYULW9bBFkck6Qn WP7kudgClrsFixCs7/N6lvchHvVuJLPSQoH9vVuSaxNQs5oSFF9OIBMYbioLIv+iC5roWNMMZnNIV 147ATjnelyPSf1brA63pQv4uFiFBQb4aGILi9oadKu3U4iwfoRqBp5YSi9s3dx4TEf/QF/UNPbInv VBiFnUXfrgqiIS7SjagkO/g340Cqi3QsiUsryQax5oR/qPNmHEDMcJcDgCt68ZHXoC0Ps2McnesA0 A2WaTJKL/CoYFA6BU1TThVQog0XBuS/SeC08e82TNndWEZICQ/ajMoIYTXr0Ml3yfa/2sMydDgZSo CZ1U5mgrA==; Received: from localhost ([::1] helo=merlin.infradead.org) by merlin.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1kZhwF-0007RN-AG; Mon, 02 Nov 2020 22:04:31 +0000 Received: from foss.arm.com ([217.140.110.172]) by merlin.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1kZhwB-0007Qu-Gk for linux-arm-kernel@lists.infradead.org; Mon, 02 Nov 2020 22:04:28 +0000 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 3C74B11FB; Mon, 2 Nov 2020 14:04:20 -0800 (PST) Received: from [10.57.20.162] (unknown [10.57.20.162]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 916113F719; Mon, 2 Nov 2020 14:04:18 -0800 (PST) Subject: Re: [PATCH v3 06/26] coresight: etm4x: Handle access to TRCSSPCICRn To: Mathieu Poirier References: <20201028220945.3826358-1-suzuki.poulose@arm.com> <20201028220945.3826358-8-suzuki.poulose@arm.com> <20201102214633.GD2749502@xps15> From: Suzuki K Poulose Message-ID: <69e31875-10e5-2cd1-dd2d-0b63b1427c65@arm.com> Date: Mon, 2 Nov 2020 22:04:16 +0000 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:78.0) Gecko/20100101 Thunderbird/78.4.0 MIME-Version: 1.0 In-Reply-To: <20201102214633.GD2749502@xps15> Content-Language: en-GB X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20201102_170427_640221_707D5CF4 X-CRM114-Status: GOOD ( 20.43 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: coresight@lists.linaro.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, mike.leach@linaro.org Content-Transfer-Encoding: 7bit Content-Type: text/plain; charset="us-ascii"; Format="flowed" Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On 11/2/20 9:46 PM, Mathieu Poirier wrote: > Hi Suzuki, > > On Wed, Oct 28, 2020 at 10:09:25PM +0000, Suzuki K Poulose wrote: >> TRCSSPCICR is present only if all of the following are true: >> TRCIDR4.NUMSSCC > n. >> TRCIDR4.NUMPC > 0b0000 . >> TRCSSCSR.PC == 0b1 >> >> Signed-off-by: Suzuki K Poulose >> --- >> drivers/hwtracing/coresight/coresight-etm4x-core.c | 13 ++++++++----- >> 1 file changed, 8 insertions(+), 5 deletions(-) >> >> diff --git a/drivers/hwtracing/coresight/coresight-etm4x-core.c b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> index d78a37b6592c..0310eac9dc16 100644 >> --- a/drivers/hwtracing/coresight/coresight-etm4x-core.c >> +++ b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> @@ -175,8 +175,9 @@ static int etm4_enable_hw(struct etmv4_drvdata *drvdata) >> drvdata->base + TRCSSCCRn(i)); >> writel_relaxed(config->ss_status[i], >> drvdata->base + TRCSSCSRn(i)); >> - writel_relaxed(config->ss_pe_cmp[i], >> - drvdata->base + TRCSSPCICRn(i)); >> + if (drvdata->nr_pe) > > Aren't you missing to check the value of the PC bit in TRCSSCSRn? > > /* > * TRCSSCSRn:PC, bit[3]: Indidate support for single-shot PE > * comparator input. > */ > if (drvdata->nr_pe && (config->ss_status[i] & BIT(3))) > > You're right. Thank for catching this. I will update the series and drop the patches 1-5. > I have picked up patches 1 to 5 and added a "Cc:stable" to paches 2, 4 and 5. > More comments to come tomorrow. Thanks ! Suzuki _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel