From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-17.3 required=3.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER, INCLUDES_PATCH,MAILING_LIST_MULTI,NICE_REPLY_A,SPF_HELO_NONE,SPF_PASS, USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 7F372C433ED for ; Tue, 20 Apr 2021 13:12:50 +0000 (UTC) Received: from lists.xenproject.org (lists.xenproject.org [192.237.175.120]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 0A66A60BD3 for ; Tue, 20 Apr 2021 13:12:49 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 0A66A60BD3 Authentication-Results: mail.kernel.org; dmarc=none (p=none dis=none) header.from=xen.org Authentication-Results: mail.kernel.org; spf=pass smtp.mailfrom=xen-devel-bounces@lists.xenproject.org Received: from list by lists.xenproject.org with outflank-mailman.113664.216616 (Exim 4.92) (envelope-from ) id 1lYqB8-0003PJ-Ee; Tue, 20 Apr 2021 13:12:34 +0000 X-Outflank-Mailman: Message body and most headers restored to incoming version Received: by outflank-mailman (output) from mailman id 113664.216616; Tue, 20 Apr 2021 13:12:34 +0000 Received: from localhost ([127.0.0.1] helo=lists.xenproject.org) by lists.xenproject.org with esmtp (Exim 4.92) (envelope-from ) id 1lYqB8-0003PC-Bj; Tue, 20 Apr 2021 13:12:34 +0000 Received: by outflank-mailman (input) for mailman id 113664; Tue, 20 Apr 2021 13:12:33 +0000 Received: from mail.xenproject.org ([104.130.215.37]) by lists.xenproject.org with esmtp (Exim 4.92) (envelope-from ) id 1lYqB7-0003P7-FV for xen-devel@lists.xenproject.org; Tue, 20 Apr 2021 13:12:33 +0000 Received: from xenbits.xenproject.org ([104.239.192.120]) by mail.xenproject.org with esmtp (Exim 4.92) (envelope-from ) id 1lYqB6-0001OF-6N; Tue, 20 Apr 2021 13:12:32 +0000 Received: from [54.239.6.185] (helo=a483e7b01a66.ant.amazon.com) by xenbits.xenproject.org with esmtpsa (TLS1.3:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.92) (envelope-from ) id 1lYqB5-000106-Uu; Tue, 20 Apr 2021 13:12:32 +0000 X-BeenThere: xen-devel@lists.xenproject.org List-Id: Xen developer discussion List-Unsubscribe: , List-Post: List-Help: List-Subscribe: , Errors-To: xen-devel-bounces@lists.xenproject.org Precedence: list Sender: "Xen-devel" DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=xen.org; s=20200302mail; h=Content-Transfer-Encoding:Content-Type:In-Reply-To: MIME-Version:Date:Message-ID:From:References:Cc:To:Subject; bh=HdO5YSiPZuUNQUKE9uSSmJcR1L9Kt0MejuZ/R4YCyZA=; b=HfQv/1pRCksNTRZ2jhjDxqkyS9 qWwMYFOFBY7cVKT+SUeRRGyxdvHUdAR671IlpQhfJg32Gl02WrtQJYsIcK3X9D+s+HqNr01euFIM0 tn0gphXqrOVMZZE7ib6UJQUYoqBW4hQehfb5E4xwxua7ZJKLQzzLN5/9e50cOpTqQ8+Q=; Subject: Re: [PATCH 2/9] arm/domain: Get rid of READ/WRITE_SYSREG32 To: Michal Orzel , xen-devel@lists.xenproject.org Cc: Stefano Stabellini , Volodymyr Babchuk , bertrand.marquis@arm.com References: <20210420070853.8918-1-michal.orzel@arm.com> <20210420070853.8918-3-michal.orzel@arm.com> From: Julien Grall Message-ID: <80f89abe-d81f-8b56-583c-470289abae0b@xen.org> Date: Tue, 20 Apr 2021 14:12:29 +0100 User-Agent: Mozilla/5.0 (Macintosh; Intel Mac OS X 10.15; rv:78.0) Gecko/20100101 Thunderbird/78.9.1 MIME-Version: 1.0 In-Reply-To: <20210420070853.8918-3-michal.orzel@arm.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-GB Content-Transfer-Encoding: 7bit Hi Michal, On 20/04/2021 08:08, Michal Orzel wrote: > AArch64 system registers are 64bit whereas AArch32 ones > are 32bit or 64bit. MSR/MRS are expecting 64bit values thus > we should get rid of helpers READ/WRITE_SYSREG32 > in favour of using READ/WRITE_SYSREG. > We should also use register_t type when reading sysregs > which can correspond to uint64_t or uint32_t. > Even though many AArch64 sysregs have upper 32bit reserved > it does not mean that they can't be widen in the future. > > Modify type of registers: actlr, cntkctl to register_t. ACTLR is implementation defined, so in theory there might already bits already defined in the range [32:63]. So I would consider to split it from the patch so we can backport it. > > Signed-off-by: Michal Orzel > --- > xen/arch/arm/domain.c | 20 ++++++++++---------- > xen/include/asm-arm/domain.h | 4 ++-- > 2 files changed, 12 insertions(+), 12 deletions(-) > > diff --git a/xen/arch/arm/domain.c b/xen/arch/arm/domain.c > index bdd3d3e5b5..c021a03c61 100644 > --- a/xen/arch/arm/domain.c > +++ b/xen/arch/arm/domain.c > @@ -113,13 +113,13 @@ static void ctxt_switch_from(struct vcpu *p) > p->arch.tpidr_el1 = READ_SYSREG(TPIDR_EL1); > > /* Arch timer */ > - p->arch.cntkctl = READ_SYSREG32(CNTKCTL_EL1); > + p->arch.cntkctl = READ_SYSREG(CNTKCTL_EL1); > virt_timer_save(p); > > if ( is_32bit_domain(p->domain) && cpu_has_thumbee ) > { > - p->arch.teecr = READ_SYSREG32(TEECR32_EL1); > - p->arch.teehbr = READ_SYSREG32(TEEHBR32_EL1); > + p->arch.teecr = READ_SYSREG(TEECR32_EL1); > + p->arch.teehbr = READ_SYSREG(TEEHBR32_EL1); It feels strange you converted cntkctl and actlr to use register_t but not teecr and teehbr. Can you explain why? Cheers, -- Julien Grall