From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1762851AbdAKJO4 (ORCPT ); Wed, 11 Jan 2017 04:14:56 -0500 Received: from mail-bl2nam02on0064.outbound.protection.outlook.com ([104.47.38.64]:45251 "EHLO NAM02-BL2-obe.outbound.protection.outlook.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1751418AbdAKJOy (ORCPT ); Wed, 11 Jan 2017 04:14:54 -0500 Authentication-Results: spf=none (sender IP is ) smtp.mailfrom=Suravee.Suthikulpanit@amd.com; Subject: Re: [PATCH v7 2/7] perf/amd/iommu: Modify functions to query max banks and counters To: Boris Petkov , Joerg Roedel References: <1484019227-11473-1-git-send-email-Suravee.Suthikulpanit@amd.com> <1484019227-11473-3-git-send-email-Suravee.Suthikulpanit@amd.com> <20170110144340.GT17255@8bytes.org> <862635a0-a4fc-066e-0a45-e8626a02775c@amd.com> <1EEB747F-DD67-4BEC-9B07-F449520B3666@alien8.de> CC: , , , From: Suravee Suthikulpanit Message-ID: <97fc3f5b-acb4-1858-fd8f-5f06397e703d@amd.com> Date: Wed, 11 Jan 2017 16:14:32 +0700 User-Agent: Mozilla/5.0 (Macintosh; Intel Mac OS X 10.12; rv:45.0) Gecko/20100101 Thunderbird/45.5.1 MIME-Version: 1.0 In-Reply-To: <1EEB747F-DD67-4BEC-9B07-F449520B3666@alien8.de> Content-Type: text/plain; charset="windows-1252"; format=flowed Content-Transfer-Encoding: 7bit X-Originating-IP: [115.87.152.102] X-ClientProxiedBy: SG2PR01CA0004.apcprd01.prod.exchangelabs.com (10.165.9.142) To MWHPR12MB1454.namprd12.prod.outlook.com (10.172.55.135) X-MS-Office365-Filtering-Correlation-Id: f34929a1-5949-44bf-c4ef-08d43a024ca5 X-Microsoft-Antispam: UriScan:;BCL:0;PCL:0;RULEID:(22001);SRVR:MWHPR12MB1454; X-Microsoft-Exchange-Diagnostics: 1;MWHPR12MB1454;3:3gqd4wKtwJIhbJ29fyzFxlrnH1uCbmyn0mR/Gidr6bObwWRLxtNB6gqKCvm/tojxu2R6IxtlinuCOqh0rtGdKoEVS+rvgIzmaqDVCKwhcWwDJDPp6BjNgCRJlfJoH2OMAXdMyhDVDwfF+S35dpGjF4/7YFsNa5fBBwiCgyV7renaDiIpAde9oihRpJTRP1iaYxrS/1MHcvXaf2jsgskxGCkSbcXiJoAarEwo+g9p+ERf/DRhMQzokdpqvw9n0IicZ/Qkvoswe4ZGmMm9cKeYlw==;25:GeSXXVzBEzSxYvDoebtx3I/atap9XBZ8uGnclLOnXnNJCOv3pQyZoXvBv9t6RQaHWrmN9NziDaVKEg6MtvjpQrxFFuMbMErdPEAA7yzKzfomGkCmS8DMRJAx6QMOzMbuEgBt0tqFZUJwG4drs/6kKO1/JWYv642fGShwW0sFIfyYGCwRZf6jAfcDnOOzBgYHg408b9iv2/exgeCgdglqa76WwAhDoeccfOO9uJjCVJu4NzjEjHqwAWol/jg+K3FABZtaQTH560+e36xF7ZQ3M5Fq7yRbadIYBwElZPKRBJ99gJvluAOMhOnM7QDRsTzEl7+zOpxWIykCgZNx6Sy7jKJX+9IP5WSr4C4yFFXKg7L25CQJibA6wIRrQMoKsJY3Mv8sDvNkyQFD8yceXasBqH8TelzhxZX2BPe94Fx4b8NACc2uwO7K+HWaAj4+jxD1jq/MBntXi6SbpoS+CjZjgQ== X-Microsoft-Exchange-Diagnostics: 1;MWHPR12MB1454;31:l0wH+jm7TYRzSM/Gp3bJYtLdqtgud1sxnfoPr1aIU7An9D4NU4dVhEbHwj/9opSgLhmRRln79H0b/DuBchKwYDZ2Wok52AjE5O8Agbo/3HuIV8+LUGonCa6bjs0N47sgFuX60ickNicG7aufuRNyg4I7RqMzC90hujB/L4l5Kcl5uiaNclyPQQ/m8af2MnAK79hy2MjamXEY0BUtrTgRGz5w/OfstW1v7qEDXP2rJbQMUnR2StmeSmphU5Kp3xieWcjjNcl5el9drrffm2k3VV8co6c0D2iWFNMALg6Embg=;20:rDN/NOU+JfVIkcWTkGFAlXGEpQUnZsyx3kY9gPa0zqIitxg+v8dXDEn5cDxQANzykMYQ3sI3btS+l6LhHqqly63k4yag9BBEBvvGpkR1RTyNXq7/tEB9WQGdNCQRb4BnJ+AE7XDg+3XEkpvwOULyHYkuM6F0zp/MqKR/DmUTf/GVmB8vKiTet+GxM/stBnICnG8rBr0IQziP0K4kqWtDrcu/81JdUbfSHxE4FI+yDcfYF1LtXHHVEcoNahE32UC60L8zCnNfI7PrBkfD10ZZFIjn5xVvYF0FCF/i0TzpQF11yue6RwnuqxMWhbnumBX0Y6qNlIi2LBPZslitEoKiCmlIC5y8iVUgLl8jH8S2Tbn2vNEMqeragA939z7Dzjm7Gnaj4M0G8Z61UuEtt/CnQbhW7LoQlR+BiiN0bQe9G1lKAb2TpCERBWFKSug//AjHARvrb98YNXBSFDymKPOopqr8N0ZcDvzTD398lOPyUSLAXfh0moXbhV560rPByF2p X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:(767451399110); X-Exchange-Antispam-Report-CFA-Test: BCL:0;PCL:0;RULEID:(6040375)(601004)(2401047)(5005006)(8121501046)(3002001)(10201501046)(6055026)(6041248)(20161123560025)(20161123558021)(20161123555025)(20161123562025)(20161123564025)(6072148);SRVR:MWHPR12MB1454;BCL:0;PCL:0;RULEID:;SRVR:MWHPR12MB1454; X-Microsoft-Exchange-Diagnostics: 1;MWHPR12MB1454;4:gOEGuwdqTEOOZpNKyC62tNuMWRTkCR732qRsgQSl8OWavSVjH0HpIGsC1dZylrHuspU75oZ6adT1nn8frYuNkJWr3/c+/kgkk75k4/zRCQUJ2Z8e9/HhcEbSdRBdYK4OIosOqwCf/UrzNWPiilzskQZXQLdmpaRBuoBJSw6/ZKkS8qskZytfFgdT5YR4x+QB+ukylr1daUMZPS7OXFzTY1AKTuH52SJbHMncdPKsyS56+KoPimn4bMp6Vjoh8ht1PXBth9N/1CbpkP/QCFqwXuOeGBW/Q5Nhp721Si4ZmmKX4tXZZoHhGbNrLIcAeYM8lXXV0WunPg7f78E7673ggy/a1YUS8gB1QY89dgRBteCEnnt/nKADzxwBdSIBn3vwrYBiyIarPAf+8mRO3I6AQEKrWZuafH490S9fC5c11rAv86UFfkJAfcG43Q3bD2l0zKjrj0ZIX3jy2e+SXVlzvRcBn+FoEdfpXgXnw97RHjGavbg0iVn+jtYwvDar2zMnHmbo1DdzL+c9w/mp6Elkw0ghw9eAConr2rpKVBzalbymRWU3VavJ25AJhzl+ODr/eOQ1ratTvZ8KrV6L/ajWzx67ltkS9LiPnEkibAnK4vMNEHgUTkAhHcPoryJTeOG7fOOTsD4E4UGHVI6wpZ3Kk55k+I9GwMfPAnGZ3U1sm2o= X-Forefront-PRVS: 01842C458A X-Forefront-Antispam-Report: SFV:NSPM;SFS:(10009020)(4630300001)(6009001)(7916002)(39840400002)(39860400002)(39450400003)(39410400002)(39850400002)(199003)(189002)(65806001)(65956001)(66066001)(6506006)(6666003)(47776003)(6512007)(92566002)(5001770100001)(38730400001)(23746002)(5660300001)(4001350100001)(229853002)(54906002)(6486002)(97736004)(65826007)(2906002)(189998001)(2950100002)(31696002)(25786008)(86362001)(83506001)(6116002)(4326007)(3846002)(230700001)(42186005)(101416001)(76176999)(54356999)(50986999)(305945005)(31686004)(7736002)(106356001)(105586002)(15650500001)(68736007)(93886004)(33646002)(64126003)(81166006)(81156014)(8676002)(36756003)(50466002);DIR:OUT;SFP:1101;SCL:1;SRVR:MWHPR12MB1454;H:Suravees-MacBook-Pro.local;FPR:;SPF:None;PTR:InfoNoRecords;A:1;MX:1;LANG:en; X-Microsoft-Exchange-Diagnostics: =?Windows-1252?Q?1;MWHPR12MB1454;23:oHYL+kJoelQR+t0m5uTPQrrGLQv6VNhbMrf5o?= =?Windows-1252?Q?Oi+GlBnKb0FiLRXJ+LW049oVlK1beBbBCTIHUCPMW56NFSuwa/SmGZX7?= =?Windows-1252?Q?HDk+JGDfYtz1z9xG52NFVyE0d3De+uFtWOPYBJKcbnGxfJvZWAEdxrgW?= =?Windows-1252?Q?cWgEtiJWpmhYiyfIYGkjT9tuEk5nYzDS7DvJE+ol5nDSY1rindR5ggnc?= =?Windows-1252?Q?9cif1DMMY+/KfhNneeQmWhDwHW8ncIgSQuQkBj1OZeNaP/+ed0ugJ/En?= =?Windows-1252?Q?PzuIw4uFFFGMFHbN4dvx7Vd68a22Jnl35Own0fFLJvsWzGXXJ9/s79aC?= =?Windows-1252?Q?62xVtUwiUpqq16tTOtDTDo6E2XK36BILx+HKDm3sZVPhFdYB+Onh6kPN?= =?Windows-1252?Q?afo+014w7KcjmgkKvjL5YHVbO4505WP484PTyENs2YQh3Ie6EzhpMCJe?= =?Windows-1252?Q?nUVM4eCYbWStxyBm0GkE05z5KlsssdlVFdtrITImAQnhb2rtrHLoz7jw?= =?Windows-1252?Q?Y9VsSKgkKEttqZ9euoOFVRhVH/vM4tMcLcMZJ8aWIw8UrgoZbHzCIA0f?= =?Windows-1252?Q?286a1xHwGJdXnxCBbJUREn1NYVyNes7Qi2+ujFKAHcF4MbZVSRxt8swv?= =?Windows-1252?Q?ZXVJmJShA9izltmWw3Lm0eR0ACj9yw1c7b8E6e/dCcgQkEYl3VHFnl5z?= =?Windows-1252?Q?Orj+40A+f+IVbrn+V/ncmcb6MIfKNLAek0oQbRaVOP71YECTixwQ5rbz?= =?Windows-1252?Q?x0Wid7EuJQtfVkS9yRSR1mcAKOn2RdTnXTOO8lJkMGulMekKEf9nqnV5?= =?Windows-1252?Q?4xH133cgzr+4QT3e1Ozu5LTteWBf4pF6t6uutA5ZUM8/7akR+6Pk5O5S?= =?Windows-1252?Q?6JLN2zTnDTdnz5K6+N7GotO5mkrrUxRy+b+Lmiw2XLpfsNI3FqKPrkaa?= =?Windows-1252?Q?tieHbcOsS/bYk9jbBmnzPEEHtRGRXdmIvy+IJNHpTE7KQdB3R8WDL5/d?= =?Windows-1252?Q?SLnOE+GCbeA8b0jg4+Qf/HUov69MWro1UPynvQFnPrrCRSkDpfrpkPMK?= =?Windows-1252?Q?xZ84MhDW/vUVLvpAwBvd+oIlz4MVLxqVttOi4ezbeSD1jrPKTMUgVmx9?= =?Windows-1252?Q?kWQjF+uK5IDI+WS20fmEgva3AAmfvZb97IPOiRnHosZTyQYEAQW4p8IV?= =?Windows-1252?Q?xYsxin+rt6nKk5YL4O9wAxcvMf3QJlzdEEvCiu9yH6m6mj0mviT3zCaA?= =?Windows-1252?Q?AiaXKte7vJ+bkx5xOErsiwObZxKlNWt2UEKzb6s0555JQXWuEtSos8CG?= =?Windows-1252?Q?cLfR7uzcSIMLopbz7fAYzplmyO4pzkOXeFymOhhes8mZe+gewP3HgZLO?= =?Windows-1252?Q?PznbSrt/0ZcYnpZBipgUtBazaRADkuTpeuSe3nO/bXb30kfCHZyqSJSi?= =?Windows-1252?Q?oq6cL10DK30GEO9xODgQGWHKUdZxgS2IumxD8SphN3XcbEoRWInd1umy?= =?Windows-1252?Q?GdSGl8zbgaorLn7oSt22r90Z4ZM/fWMqEb/gAvtUupRKwyJRaCcyu5Pg?= =?Windows-1252?Q?OQZbyZVDH/fLgc=3D?= X-Microsoft-Exchange-Diagnostics: 1;MWHPR12MB1454;6:4Tdn+JQrXaOGoAkjQpThEqHjeGTBH/uzh12+XK4RA9/cJGqMGNLHFmZZXV/V7QmkTjFvDPQZeBmGC7QWsqt0oRvagH4mkjyEIkjtmltG9VfcU3PVwvRvaeK/KQ4kDH7Lvceb51Nuo32p7n0v6MAZ0Hii5w2JDL8yhrbscPfGLSIhhRjh7oYTpoNBPwwrxkER91OSDQGHzs3vl6OZX0fXMp3BRft3DGut5jIzlgndl49ZCqdU7mMGOtQfjxECRgLYxgg/yqsKhjvRsS+pWRvHOiKsOWzcSe7ohkKZN1tQyyEOFZwQTgtjez6s0tRMSNt+rSp55krr9MlYEWn+1xm97wtrMjP0RxqEhUGObDlv3Qcq01Aes8aZmv7Vd1OI1VCCJxXCSV2a3KHUZwr3R8uPzrkJlDk3a3B/OIBz87J7A7LlG24LqSpXadZ/DZfhEEzQqP8gilPwUJiHlrKgfWaZAA==;5:1mWcxej0eLSV7K41rprYdnH922RuSKEb208L0DZ+Kay6c3cd6s7BssoeTYhJBeeyhhDP5h7R4O84s+2RAuM29AsQMMX0NueFk93IFIJQ3rM7p3vUIdMBGTwPm2CGnQc5E5CXm4unTfEAdEa5dz6PCg==;24:vVG4qIid3ikpPDlDbpBYj6ub5S+t1UqT4idXxb066iVjVDNBqZamPc1ZcsmLvu6tMsyeIYj8K9O92IUpnv3n9M/IAv617yGhFJYQczHIx0A= SpamDiagnosticOutput: 1:99 SpamDiagnosticMetadata: NSPM X-Microsoft-Exchange-Diagnostics: 1;MWHPR12MB1454;7:9f1xGvtBzEz+FEcE6D7KmFNe6Bjv2SZKFa1UsD+yzv4KQVbEVQZGkmoeGvFz23NgzhttY86IQ1BQa3IQj6e6oPBNrxBV8J1hUtdFxDbo51HPo1oCNhQeNNyouDIZqvaCDiFgjsv5Ijm1itnOw3duI/2C1ZB7x+qbGiZtU/7DgmZa2vOFa4tRbhN4ZmOljwGwXEKFUpXD53h+hOf7loqfFvDD+Hdsea6JnalA8280NJF3YnMkBYsWc401qqrwhICXQV7B/4FRgQ7I3EVRJMXbWPbNdQ5MCgroProv1/oCVbTx4Md0iVo0pX9LNJq8vb/Ftf8t4TDffzSIBkitxai4S5V1q3yv7GbYH9SMWOkb8BTARVJfL7xxlwij3soB2zDOdCN1IZyPrTYZGvmvWgzAdOYragUswiU8udG5WZN63NYWuQXorYZ4GBC0y4cNd64i8cLj6bJo+sOXl80+5l/RIg==;20:2jjU9xLdtICnh8FkCHEtRBZOiIEphLAUUnlUTEwIJMYLkT8xSPLmonoyH/Ru6cOQp2YzPpkvTGLd7eMULziUOLSwiIF3XaF1C5CTWX+32uGQgXQMtogzwVBOYkOnYgDYf7ppqp2Hr29CfWgXq7Vz7zppxav18+Gv69YMwObbFMr68s/A3eDK751qoHOh8wRZ9Gtmz0mDlDR/sSc7EQRYBYwwXVp/blgboe2ACtr9FFp8l2+RvyU9G8RBkoIeRQGv X-OriginatorOrg: amd.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 11 Jan 2017 09:14:50.0276 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-Transport-CrossTenantHeadersStamped: MWHPR12MB1454 Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Currently, amd_iommu_pc_get_max_[banks|counters]() use end-point device ID to locate an IOMMU and check the reported max banks/counters. The logic assumes that the IOMMU_BASE_DEVID belongs to the first IOMMU, and uses it to acquire a reference to the first IOMMU, which does not work on certain systems. Instead, we modify the function to take IOMMU index, and use it to query the corresponded AMD IOMMU instance. Note that we currently hard-code the IOMMU index to 0, since the current AMD IOMMU perf implementation only supports single IOMMU. Subsequent patch will add support for multi-IOMMU, and will use proper IOMMU index. This patch also removes unnecessary function declaration in amd_iommu_proto.h. Cc: Peter Zijlstra Cc: Borislav Petkov Cc: Joerg Roedel Signed-off-by: Suravee Suthikulpanit --- NOTE: This contains the fix in get_amd_iommu() as suggested by Joerg. arch/x86/events/amd/iommu.c | 17 +++++++---------- arch/x86/events/amd/iommu.h | 7 ++----- drivers/iommu/amd_iommu_init.c | 36 ++++++++++++++++++++++-------------- drivers/iommu/amd_iommu_proto.h | 2 -- 4 files changed, 31 insertions(+), 31 deletions(-) diff --git a/arch/x86/events/amd/iommu.c b/arch/x86/events/amd/iommu.c index f387baf..cf94f48 100644 --- a/arch/x86/events/amd/iommu.c +++ b/arch/x86/events/amd/iommu.c @@ -237,14 +237,6 @@ static int perf_iommu_event_init(struct perf_event *event) return -EINVAL; } - /* integrate with iommu base devid (0000), assume one iommu */ - perf_iommu->max_banks = - amd_iommu_pc_get_max_banks(IOMMU_BASE_DEVID); - perf_iommu->max_counters = - amd_iommu_pc_get_max_counters(IOMMU_BASE_DEVID); - if ((perf_iommu->max_banks == 0) || (perf_iommu->max_counters == 0)) - return -EINVAL; - /* update the hw_perf_event struct with the iommu config data */ hwc->config = config; hwc->extra_reg.config = config1; @@ -456,6 +448,11 @@ static __init int _init_perf_amd_iommu( if (_init_events_attrs(perf_iommu) != 0) pr_err("perf: amd_iommu: Only support raw events.\n"); + perf_iommu->max_banks = amd_iommu_pc_get_max_banks(0); + perf_iommu->max_counters = amd_iommu_pc_get_max_counters(0); + if (!perf_iommu->max_banks || !perf_iommu->max_counters) + return -EINVAL; + /* Init null attributes */ perf_iommu->null_group = NULL; perf_iommu->pmu.attr_groups = perf_iommu->attr_groups; @@ -466,8 +463,8 @@ static __init int _init_perf_amd_iommu( amd_iommu_pc_exit(); } else { pr_info("perf: amd_iommu: Detected. (%d banks, %d counters/bank)\n", - amd_iommu_pc_get_max_banks(IOMMU_BASE_DEVID), - amd_iommu_pc_get_max_counters(IOMMU_BASE_DEVID)); + amd_iommu_pc_get_max_banks(0), + amd_iommu_pc_get_max_counters(0)); } return ret; diff --git a/arch/x86/events/amd/iommu.h b/arch/x86/events/amd/iommu.h index 845d173..432d867 100644 --- a/arch/x86/events/amd/iommu.h +++ b/arch/x86/events/amd/iommu.h @@ -24,15 +24,12 @@ #define PC_MAX_SPEC_BNKS 64 #define PC_MAX_SPEC_CNTRS 16 -/* iommu pc reg masks*/ -#define IOMMU_BASE_DEVID 0x0000 - /* amd_iommu_init.c external support functions */ extern bool amd_iommu_pc_supported(void); -extern u8 amd_iommu_pc_get_max_banks(u16 devid); +extern u8 amd_iommu_pc_get_max_banks(uint idx); -extern u8 amd_iommu_pc_get_max_counters(u16 devid); +extern u8 amd_iommu_pc_get_max_counters(uint idx); extern int amd_iommu_pc_get_set_reg_val(u16 devid, u8 bank, u8 cntr, u8 fxn, u64 *value, bool is_write); diff --git a/drivers/iommu/amd_iommu_init.c b/drivers/iommu/amd_iommu_init.c index 157e934..1a13c34 100644 --- a/drivers/iommu/amd_iommu_init.c +++ b/drivers/iommu/amd_iommu_init.c @@ -2706,6 +2706,20 @@ bool amd_iommu_v2_supported(void) } EXPORT_SYMBOL(amd_iommu_v2_supported); +static struct amd_iommu *get_amd_iommu(uint idx) +{ + uint i = 0; + struct amd_iommu *iommu, *ret = NULL; + + for_each_iommu(iommu) { + if (i++ == idx) { + ret = iommu; + break; + } + } + return ret; +} + /**************************************************************************** * * IOMMU EFR Performance Counter support functionality. This code allows @@ -2713,17 +2727,14 @@ bool amd_iommu_v2_supported(void) * ****************************************************************************/ -u8 amd_iommu_pc_get_max_banks(u16 devid) +u8 amd_iommu_pc_get_max_banks(uint idx) { - struct amd_iommu *iommu; - u8 ret = 0; + struct amd_iommu *iommu = get_amd_iommu(idx); - /* locate the iommu governing the devid */ - iommu = amd_iommu_rlookup_table[devid]; if (iommu) - ret = iommu->max_banks; + return iommu->max_banks; - return ret; + return 0; } EXPORT_SYMBOL(amd_iommu_pc_get_max_banks); @@ -2733,17 +2744,14 @@ bool amd_iommu_pc_supported(void) } EXPORT_SYMBOL(amd_iommu_pc_supported); -u8 amd_iommu_pc_get_max_counters(u16 devid) +u8 amd_iommu_pc_get_max_counters(uint idx) { - struct amd_iommu *iommu; - u8 ret = 0; + struct amd_iommu *iommu = get_amd_iommu(idx); - /* locate the iommu governing the devid */ - iommu = amd_iommu_rlookup_table[devid]; if (iommu) - ret = iommu->max_counters; + return iommu->max_counters; - return ret; + return 0; } EXPORT_SYMBOL(amd_iommu_pc_get_max_counters); diff --git a/drivers/iommu/amd_iommu_proto.h b/drivers/iommu/amd_iommu_proto.h index 7eb60c1..60f2eef 100644 --- a/drivers/iommu/amd_iommu_proto.h +++ b/drivers/iommu/amd_iommu_proto.h @@ -58,8 +58,6 @@ extern int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid, /* IOMMU Performance Counter functions */ extern bool amd_iommu_pc_supported(void); -extern u8 amd_iommu_pc_get_max_banks(u16 devid); -extern u8 amd_iommu_pc_get_max_counters(u16 devid); extern int amd_iommu_pc_get_set_reg_val(u16 devid, u8 bank, u8 cntr, u8 fxn, u64 *value, bool is_write); -- 1.8.3.1 From mboxrd@z Thu Jan 1 00:00:00 1970 From: Suravee Suthikulpanit Subject: Re: [PATCH v7 2/7] perf/amd/iommu: Modify functions to query max banks and counters Date: Wed, 11 Jan 2017 16:14:32 +0700 Message-ID: <97fc3f5b-acb4-1858-fd8f-5f06397e703d@amd.com> References: <1484019227-11473-1-git-send-email-Suravee.Suthikulpanit@amd.com> <1484019227-11473-3-git-send-email-Suravee.Suthikulpanit@amd.com> <20170110144340.GT17255@8bytes.org> <862635a0-a4fc-066e-0a45-e8626a02775c@amd.com> <1EEB747F-DD67-4BEC-9B07-F449520B3666@alien8.de> Mime-Version: 1.0 Content-Type: text/plain; charset="us-ascii"; Format="flowed" Content-Transfer-Encoding: 7bit Return-path: In-Reply-To: <1EEB747F-DD67-4BEC-9B07-F449520B3666-Gina5bIWoIWzQB+pC5nmwQ@public.gmane.org> List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: iommu-bounces-cunTk1MwBs9QetFLy7KEm3xJsTq8ys+cHZ5vskTnxNA@public.gmane.org Errors-To: iommu-bounces-cunTk1MwBs9QetFLy7KEm3xJsTq8ys+cHZ5vskTnxNA@public.gmane.org To: Boris Petkov , Joerg Roedel Cc: peterz-wEGCiKHe2LqWVfeAwA7xHQ@public.gmane.org, iommu-cunTk1MwBs9QetFLy7KEm3xJsTq8ys+cHZ5vskTnxNA@public.gmane.org, mingo-H+wXaHxf7aLQT0dZR+AlfA@public.gmane.org, linux-kernel-u79uwXL29TY76Z2rM5mHXA@public.gmane.org List-Id: iommu@lists.linux-foundation.org Currently, amd_iommu_pc_get_max_[banks|counters]() use end-point device ID to locate an IOMMU and check the reported max banks/counters. The logic assumes that the IOMMU_BASE_DEVID belongs to the first IOMMU, and uses it to acquire a reference to the first IOMMU, which does not work on certain systems. Instead, we modify the function to take IOMMU index, and use it to query the corresponded AMD IOMMU instance. Note that we currently hard-code the IOMMU index to 0, since the current AMD IOMMU perf implementation only supports single IOMMU. Subsequent patch will add support for multi-IOMMU, and will use proper IOMMU index. This patch also removes unnecessary function declaration in amd_iommu_proto.h. Cc: Peter Zijlstra Cc: Borislav Petkov Cc: Joerg Roedel Signed-off-by: Suravee Suthikulpanit --- NOTE: This contains the fix in get_amd_iommu() as suggested by Joerg. arch/x86/events/amd/iommu.c | 17 +++++++---------- arch/x86/events/amd/iommu.h | 7 ++----- drivers/iommu/amd_iommu_init.c | 36 ++++++++++++++++++++++-------------- drivers/iommu/amd_iommu_proto.h | 2 -- 4 files changed, 31 insertions(+), 31 deletions(-) diff --git a/arch/x86/events/amd/iommu.c b/arch/x86/events/amd/iommu.c index f387baf..cf94f48 100644 --- a/arch/x86/events/amd/iommu.c +++ b/arch/x86/events/amd/iommu.c @@ -237,14 +237,6 @@ static int perf_iommu_event_init(struct perf_event *event) return -EINVAL; } - /* integrate with iommu base devid (0000), assume one iommu */ - perf_iommu->max_banks = - amd_iommu_pc_get_max_banks(IOMMU_BASE_DEVID); - perf_iommu->max_counters = - amd_iommu_pc_get_max_counters(IOMMU_BASE_DEVID); - if ((perf_iommu->max_banks == 0) || (perf_iommu->max_counters == 0)) - return -EINVAL; - /* update the hw_perf_event struct with the iommu config data */ hwc->config = config; hwc->extra_reg.config = config1; @@ -456,6 +448,11 @@ static __init int _init_perf_amd_iommu( if (_init_events_attrs(perf_iommu) != 0) pr_err("perf: amd_iommu: Only support raw events.\n"); + perf_iommu->max_banks = amd_iommu_pc_get_max_banks(0); + perf_iommu->max_counters = amd_iommu_pc_get_max_counters(0); + if (!perf_iommu->max_banks || !perf_iommu->max_counters) + return -EINVAL; + /* Init null attributes */ perf_iommu->null_group = NULL; perf_iommu->pmu.attr_groups = perf_iommu->attr_groups; @@ -466,8 +463,8 @@ static __init int _init_perf_amd_iommu( amd_iommu_pc_exit(); } else { pr_info("perf: amd_iommu: Detected. (%d banks, %d counters/bank)\n", - amd_iommu_pc_get_max_banks(IOMMU_BASE_DEVID), - amd_iommu_pc_get_max_counters(IOMMU_BASE_DEVID)); + amd_iommu_pc_get_max_banks(0), + amd_iommu_pc_get_max_counters(0)); } return ret; diff --git a/arch/x86/events/amd/iommu.h b/arch/x86/events/amd/iommu.h index 845d173..432d867 100644 --- a/arch/x86/events/amd/iommu.h +++ b/arch/x86/events/amd/iommu.h @@ -24,15 +24,12 @@ #define PC_MAX_SPEC_BNKS 64 #define PC_MAX_SPEC_CNTRS 16 -/* iommu pc reg masks*/ -#define IOMMU_BASE_DEVID 0x0000 - /* amd_iommu_init.c external support functions */ extern bool amd_iommu_pc_supported(void); -extern u8 amd_iommu_pc_get_max_banks(u16 devid); +extern u8 amd_iommu_pc_get_max_banks(uint idx); -extern u8 amd_iommu_pc_get_max_counters(u16 devid); +extern u8 amd_iommu_pc_get_max_counters(uint idx); extern int amd_iommu_pc_get_set_reg_val(u16 devid, u8 bank, u8 cntr, u8 fxn, u64 *value, bool is_write); diff --git a/drivers/iommu/amd_iommu_init.c b/drivers/iommu/amd_iommu_init.c index 157e934..1a13c34 100644 --- a/drivers/iommu/amd_iommu_init.c +++ b/drivers/iommu/amd_iommu_init.c @@ -2706,6 +2706,20 @@ bool amd_iommu_v2_supported(void) } EXPORT_SYMBOL(amd_iommu_v2_supported); +static struct amd_iommu *get_amd_iommu(uint idx) +{ + uint i = 0; + struct amd_iommu *iommu, *ret = NULL; + + for_each_iommu(iommu) { + if (i++ == idx) { + ret = iommu; + break; + } + } + return ret; +} + /**************************************************************************** * * IOMMU EFR Performance Counter support functionality. This code allows @@ -2713,17 +2727,14 @@ bool amd_iommu_v2_supported(void) * ****************************************************************************/ -u8 amd_iommu_pc_get_max_banks(u16 devid) +u8 amd_iommu_pc_get_max_banks(uint idx) { - struct amd_iommu *iommu; - u8 ret = 0; + struct amd_iommu *iommu = get_amd_iommu(idx); - /* locate the iommu governing the devid */ - iommu = amd_iommu_rlookup_table[devid]; if (iommu) - ret = iommu->max_banks; + return iommu->max_banks; - return ret; + return 0; } EXPORT_SYMBOL(amd_iommu_pc_get_max_banks); @@ -2733,17 +2744,14 @@ bool amd_iommu_pc_supported(void) } EXPORT_SYMBOL(amd_iommu_pc_supported); -u8 amd_iommu_pc_get_max_counters(u16 devid) +u8 amd_iommu_pc_get_max_counters(uint idx) { - struct amd_iommu *iommu; - u8 ret = 0; + struct amd_iommu *iommu = get_amd_iommu(idx); - /* locate the iommu governing the devid */ - iommu = amd_iommu_rlookup_table[devid]; if (iommu) - ret = iommu->max_counters; + return iommu->max_counters; - return ret; + return 0; } EXPORT_SYMBOL(amd_iommu_pc_get_max_counters); diff --git a/drivers/iommu/amd_iommu_proto.h b/drivers/iommu/amd_iommu_proto.h index 7eb60c1..60f2eef 100644 --- a/drivers/iommu/amd_iommu_proto.h +++ b/drivers/iommu/amd_iommu_proto.h @@ -58,8 +58,6 @@ extern int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid, /* IOMMU Performance Counter functions */ extern bool amd_iommu_pc_supported(void); -extern u8 amd_iommu_pc_get_max_banks(u16 devid); -extern u8 amd_iommu_pc_get_max_counters(u16 devid); extern int amd_iommu_pc_get_set_reg_val(u16 devid, u8 bank, u8 cntr, u8 fxn, u64 *value, bool is_write); -- 1.8.3.1