From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id C177BC4332F for ; Wed, 14 Dec 2022 11:24:40 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237943AbiLNLYj (ORCPT ); Wed, 14 Dec 2022 06:24:39 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42150 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S237896AbiLNLYU (ORCPT ); Wed, 14 Dec 2022 06:24:20 -0500 Received: from madras.collabora.co.uk (madras.collabora.co.uk [IPv6:2a00:1098:0:82:1000:25:2eeb:e5ab]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A4B6221E27; Wed, 14 Dec 2022 03:24:19 -0800 (PST) Received: from [192.168.1.100] (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_128_GCM_SHA256 (128/128 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits)) (No client certificate requested) (Authenticated sender: kholk11) by madras.collabora.co.uk (Postfix) with ESMTPSA id 0C1B56602C56; Wed, 14 Dec 2022 11:24:18 +0000 (GMT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1671017058; bh=NEFZcGNbx1H7VeJP6Mv0ncKb7TmxoWPVOEsWCQJSFbU=; h=Date:Subject:To:References:From:In-Reply-To:From; b=ei0nVUgclMv+T7W4Kx5OHkj2Pc8X1ty/gJXnvcytSHqfFcv3jz+ybKMJkx/A3M+lj f7w+4jEN9J4KNP3poMCL72mWpuD80wVFTzB4ArGOixNO4cE/JY8rJ7QM9Pf3oqMUC7 MiqoVAU6D6aO/ompBalgH2dpgLvskaSh/v9wrLoAbnoXekXqyEDvcsAddXlDsF/Dky JXIJn7RU3ye/Lq4iMShJzlH4IHd9nEOhWRIFcfjbZVJjfCikWhEkhrVVe9pKBujyCF Kf+4af0BbUU3Hn2LvjUEHvPWCEnMR3G0efRRl6qvcxmgLxHW1vI/mvTMW5DkI7/xh5 CRKoKgL9MxDXA== Message-ID: <9917f349-51dd-905f-e272-65315bb5b2cc@collabora.com> Date: Wed, 14 Dec 2022 12:24:15 +0100 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.5.1 Subject: Re: [PATCH v5 7/7] arm64: dts: mediatek: Initial mt8365-evk support To: =?UTF-8?Q?Bernhard_Rosenkr=c3=a4nzer?= , linux-mediatek@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, matthias.bgg@gmail.com, khilman@baylibre.com References: <20221213234346.2868828-1-bero@baylibre.com> <20221213234346.2868828-8-bero@baylibre.com> Content-Language: en-US From: AngeloGioacchino Del Regno In-Reply-To: <20221213234346.2868828-8-bero@baylibre.com> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Il 14/12/22 00:43, Bernhard Rosenkränzer ha scritto: > From: Fabien Parent > > This adds minimal support for the Mediatek 8365 SOC and the EVK reference > board, allowing the board to boot to initramfs with serial port I/O. > > Signed-off-by: Fabien Parent > [bero@baylibre.com: Removed parts depending on drivers that aren't upstream yet, cleanups, add L2 cache] > Signed-off-by: Bernhard Rosenkränzer > Tested-by: Kevin Hilman > --- > arch/arm64/boot/dts/mediatek/Makefile | 1 + > arch/arm64/boot/dts/mediatek/mt8365-evk.dts | 163 ++++++++++ > arch/arm64/boot/dts/mediatek/mt8365.dtsi | 343 ++++++++++++++++++++ > 3 files changed, 507 insertions(+) > create mode 100644 arch/arm64/boot/dts/mediatek/mt8365-evk.dts > create mode 100644 arch/arm64/boot/dts/mediatek/mt8365.dtsi > ..snip.. > diff --git a/arch/arm64/boot/dts/mediatek/mt8365.dtsi b/arch/arm64/boot/dts/mediatek/mt8365.dtsi > new file mode 100644 > index 0000000000000..2c4ef9b92b68b > --- /dev/null > +++ b/arch/arm64/boot/dts/mediatek/mt8365.dtsi > @@ -0,0 +1,343 @@ > +// SPDX-License-Identifier: (GPL-2.0 OR MIT) > +/* > + * (C) 2018 MediaTek Inc. > + * Copyright (C) 2022 BayLibre SAS > + * Fabien Parent > + * Bernhard Rosenkränzer > + */ > +#include > +#include > +#include > +#include > +#include > + > +/ { > + compatible = "mediatek,mt8365"; > + interrupt-parent = <&sysirq>; > + #address-cells = <2>; > + #size-cells = <2>; > + > + cpus: cpus { You're not referencing `cpus` anywhere, hence this label is useless: please remove. > + #address-cells = <1>; > + #size-cells = <0>; > + > + cpu-map { > + cluster0: cluster0 { Same for this one. > + core0 { > + cpu = <&cpu0>; > + }; > + core1 { > + cpu = <&cpu1>; > + }; > + core2 { > + cpu = <&cpu2>; > + }; > + core3 { > + cpu = <&cpu3>; > + }; > + }; > + }; > + > + cpu0: cpu@0 { > + device_type = "cpu"; > + compatible = "arm,cortex-a53"; > + reg = <0x0>; > + #cooling-cells = <2>; > + enable-method = "psci"; > + next-level-cache = <&l2>; It would be nice if you described the I/D caches for all CPUs. > + }; > + > + cpu1: cpu@1 { > + device_type = "cpu"; > + compatible = "arm,cortex-a53"; > + reg = <0x1>; > + #cooling-cells = <2>; > + enable-method = "psci"; > + next-level-cache = <&l2>; > + }; > + > + cpu2: cpu@2 { > + device_type = "cpu"; > + compatible = "arm,cortex-a53"; > + reg = <0x2>; > + #cooling-cells = <2>; > + enable-method = "psci"; > + next-level-cache = <&l2>; > + }; > + > + cpu3: cpu@3 { > + device_type = "cpu"; > + compatible = "arm,cortex-a53"; > + reg = <0x3>; > + #cooling-cells = <2>; > + enable-method = "psci"; > + next-level-cache = <&l2>; > + }; > + > + l2: l2-cache { > + compatible = "cache"; ....and what's the size of this L2 cache? Is it unified, or does each CPU core have its own private L2? > + }; > + }; > + > + clk26m: oscillator { > + compatible = "fixed-clock"; > + #clock-cells = <0>; > + clock-frequency = <26000000>; > + clock-output-names = "clk26m"; > + }; > + > + psci { > + compatible = "arm,psci-1.0"; > + method = "smc"; > + }; > + > + reserved-memory { > + #address-cells = <2>; > + #size-cells = <2>; > + ranges; > + > + /* 128 KiB reserved for ARM Trusted Firmware (BL31) */ > + bl31_secmon_reserved: secmon@43000000 { This depends on the bootloader that's flashed on your board - it's not a global SoC property. Please move it to your board, or explain why BL31 *must* always be 128KiB starting at 0x43000000. > + no-map; > + reg = <0 0x43000000 0 0x20000>; > + }; > + }; > + > + soc { > + #address-cells = <2>; > + #size-cells = <2>; > + compatible = "simple-bus"; > + ranges; > + Is there really no systimer in this SoC? Would be pretty odd.... Regards, Angelo From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 71CA3C4332F for ; Wed, 14 Dec 2022 11:25:53 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender:Content-Type: Content-Transfer-Encoding:List-Subscribe:List-Help:List-Post:List-Archive: List-Unsubscribe:List-Id:In-Reply-To:From:References:To:Subject:MIME-Version: Date:Message-ID:Reply-To:Cc:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=dl9h4Sgp7PTrY3ANGMt1IZpZ/niGCtJgjtNy4S2pREo=; b=GhXliuym43T0Y5kvrtxc7myy08 rQljt10v0x9mJm7KfqP9DOaFpnsUjSa4oD3tZLwo2YU3IoR+whXnF1ZDQpTJnx1DQ70Sdo/fYfnaG 0CH1RckbJfF6cDBGNF4kwVRJDE5WokeFFHI+K8kK3ugvW7kFkENsJt6Jq8yowAiQayfwl3/DqrcoN cQKYYTvLgJoIObuNmq14mYjL9b7f166b2Yqp5PHVpVyA62zdg5udW8TGvvGVUVMWqyGj4zGZBk6od +Y4jPxSdbS28kzKq5z6fmGTKkH+bvbZnZKtMscsVbejbEC7AaHaCM8czseVQ8L0x9TbV/+MyRP09J 06P76KeQ==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1p5PsW-00Furm-9b; Wed, 14 Dec 2022 11:24:48 +0000 Received: from madras.collabora.co.uk ([2a00:1098:0:82:1000:25:2eeb:e5ab]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1p5Ps3-00Fuel-M5; Wed, 14 Dec 2022 11:24:21 +0000 Received: from [192.168.1.100] (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_128_GCM_SHA256 (128/128 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits)) (No client certificate requested) (Authenticated sender: kholk11) by madras.collabora.co.uk (Postfix) with ESMTPSA id 0C1B56602C56; Wed, 14 Dec 2022 11:24:18 +0000 (GMT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1671017058; bh=NEFZcGNbx1H7VeJP6Mv0ncKb7TmxoWPVOEsWCQJSFbU=; h=Date:Subject:To:References:From:In-Reply-To:From; b=ei0nVUgclMv+T7W4Kx5OHkj2Pc8X1ty/gJXnvcytSHqfFcv3jz+ybKMJkx/A3M+lj f7w+4jEN9J4KNP3poMCL72mWpuD80wVFTzB4ArGOixNO4cE/JY8rJ7QM9Pf3oqMUC7 MiqoVAU6D6aO/ompBalgH2dpgLvskaSh/v9wrLoAbnoXekXqyEDvcsAddXlDsF/Dky JXIJn7RU3ye/Lq4iMShJzlH4IHd9nEOhWRIFcfjbZVJjfCikWhEkhrVVe9pKBujyCF Kf+4af0BbUU3Hn2LvjUEHvPWCEnMR3G0efRRl6qvcxmgLxHW1vI/mvTMW5DkI7/xh5 CRKoKgL9MxDXA== Message-ID: <9917f349-51dd-905f-e272-65315bb5b2cc@collabora.com> Date: Wed, 14 Dec 2022 12:24:15 +0100 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.5.1 Subject: Re: [PATCH v5 7/7] arm64: dts: mediatek: Initial mt8365-evk support To: =?UTF-8?Q?Bernhard_Rosenkr=c3=a4nzer?= , linux-mediatek@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, matthias.bgg@gmail.com, khilman@baylibre.com References: <20221213234346.2868828-1-bero@baylibre.com> <20221213234346.2868828-8-bero@baylibre.com> Content-Language: en-US From: AngeloGioacchino Del Regno In-Reply-To: <20221213234346.2868828-8-bero@baylibre.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20221214_032419_999482_45918615 X-CRM114-Status: GOOD ( 19.92 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Transfer-Encoding: base64 Content-Type: text/plain; charset="utf-8"; Format="flowed" Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org SWwgMTQvMTIvMjIgMDA6NDMsIEJlcm5oYXJkIFJvc2Vua3LDpG56ZXIgaGEgc2NyaXR0bzoKPiBG cm9tOiBGYWJpZW4gUGFyZW50IDxmcGFyZW50QGJheWxpYnJlLmNvbT4KPiAKPiBUaGlzIGFkZHMg bWluaW1hbCBzdXBwb3J0IGZvciB0aGUgTWVkaWF0ZWsgODM2NSBTT0MgYW5kIHRoZSBFVksgcmVm ZXJlbmNlCj4gYm9hcmQsIGFsbG93aW5nIHRoZSBib2FyZCB0byBib290IHRvIGluaXRyYW1mcyB3 aXRoIHNlcmlhbCBwb3J0IEkvTy4KPiAKPiBTaWduZWQtb2ZmLWJ5OiBGYWJpZW4gUGFyZW50IDxm cGFyZW50QGJheWxpYnJlLmNvbT4KPiBbYmVyb0BiYXlsaWJyZS5jb206IFJlbW92ZWQgcGFydHMg ZGVwZW5kaW5nIG9uIGRyaXZlcnMgdGhhdCBhcmVuJ3QgdXBzdHJlYW0geWV0LCBjbGVhbnVwcywg YWRkIEwyIGNhY2hlXQo+IFNpZ25lZC1vZmYtYnk6IEJlcm5oYXJkIFJvc2Vua3LDpG56ZXIgPGJl cm9AYmF5bGlicmUuY29tPgo+IFRlc3RlZC1ieTogS2V2aW4gSGlsbWFuIDxraGlsbWFuQGJheWxp YnJlLmNvbT4KPiAtLS0KPiAgIGFyY2gvYXJtNjQvYm9vdC9kdHMvbWVkaWF0ZWsvTWFrZWZpbGUg ICAgICAgfCAgIDEgKwo+ICAgYXJjaC9hcm02NC9ib290L2R0cy9tZWRpYXRlay9tdDgzNjUtZXZr LmR0cyB8IDE2MyArKysrKysrKysrCj4gICBhcmNoL2FybTY0L2Jvb3QvZHRzL21lZGlhdGVrL210 ODM2NS5kdHNpICAgIHwgMzQzICsrKysrKysrKysrKysrKysrKysrCj4gICAzIGZpbGVzIGNoYW5n ZWQsIDUwNyBpbnNlcnRpb25zKCspCj4gICBjcmVhdGUgbW9kZSAxMDA2NDQgYXJjaC9hcm02NC9i b290L2R0cy9tZWRpYXRlay9tdDgzNjUtZXZrLmR0cwo+ICAgY3JlYXRlIG1vZGUgMTAwNjQ0IGFy Y2gvYXJtNjQvYm9vdC9kdHMvbWVkaWF0ZWsvbXQ4MzY1LmR0c2kKPiAKCi4uc25pcC4uCgo+IGRp ZmYgLS1naXQgYS9hcmNoL2FybTY0L2Jvb3QvZHRzL21lZGlhdGVrL210ODM2NS5kdHNpIGIvYXJj aC9hcm02NC9ib290L2R0cy9tZWRpYXRlay9tdDgzNjUuZHRzaQo+IG5ldyBmaWxlIG1vZGUgMTAw NjQ0Cj4gaW5kZXggMDAwMDAwMDAwMDAwMC4uMmM0ZWY5YjkyYjY4Ygo+IC0tLSAvZGV2L251bGwK PiArKysgYi9hcmNoL2FybTY0L2Jvb3QvZHRzL21lZGlhdGVrL210ODM2NS5kdHNpCj4gQEAgLTAs MCArMSwzNDMgQEAKPiArLy8gU1BEWC1MaWNlbnNlLUlkZW50aWZpZXI6IChHUEwtMi4wIE9SIE1J VCkKPiArLyoKPiArICogKEMpIDIwMTggTWVkaWFUZWsgSW5jLgo+ICsgKiBDb3B5cmlnaHQgKEMp IDIwMjIgQmF5TGlicmUgU0FTCj4gKyAqIEZhYmllbiBQYXJlbnQgPGZwYXJlbnRAYmF5bGlicmUu Y29tPgo+ICsgKiBCZXJuaGFyZCBSb3Nlbmtyw6RuemVyIDxiZXJvQGJheWxpYnJlLmNvbT4KPiAr ICovCj4gKyNpbmNsdWRlIDxkdC1iaW5kaW5ncy9jbG9jay9tZWRpYXRlayxtdDgzNjUtY2xrLmg+ Cj4gKyNpbmNsdWRlIDxkdC1iaW5kaW5ncy9pbnRlcnJ1cHQtY29udHJvbGxlci9hcm0tZ2ljLmg+ Cj4gKyNpbmNsdWRlIDxkdC1iaW5kaW5ncy9pbnRlcnJ1cHQtY29udHJvbGxlci9pcnEuaD4KPiAr I2luY2x1ZGUgPGR0LWJpbmRpbmdzL3BoeS9waHkuaD4KPiArI2luY2x1ZGUgPGR0LWJpbmRpbmdz L3RoZXJtYWwvdGhlcm1hbC5oPgo+ICsKPiArLyB7Cj4gKwljb21wYXRpYmxlID0gIm1lZGlhdGVr LG10ODM2NSI7Cj4gKwlpbnRlcnJ1cHQtcGFyZW50ID0gPCZzeXNpcnE+Owo+ICsJI2FkZHJlc3Mt Y2VsbHMgPSA8Mj47Cj4gKwkjc2l6ZS1jZWxscyA9IDwyPjsKPiArCj4gKwljcHVzOiBjcHVzIHsK CllvdSdyZSBub3QgcmVmZXJlbmNpbmcgYGNwdXNgIGFueXdoZXJlLCBoZW5jZSB0aGlzIGxhYmVs IGlzIHVzZWxlc3M6CnBsZWFzZSByZW1vdmUuCgo+ICsJCSNhZGRyZXNzLWNlbGxzID0gPDE+Owo+ ICsJCSNzaXplLWNlbGxzID0gPDA+Owo+ICsKPiArCQljcHUtbWFwIHsKPiArCQkJY2x1c3RlcjA6 IGNsdXN0ZXIwIHsKClNhbWUgZm9yIHRoaXMgb25lLgoKPiArCQkJCWNvcmUwIHsKPiArCQkJCQlj cHUgPSA8JmNwdTA+Owo+ICsJCQkJfTsKPiArCQkJCWNvcmUxIHsKPiArCQkJCQljcHUgPSA8JmNw dTE+Owo+ICsJCQkJfTsKPiArCQkJCWNvcmUyIHsKPiArCQkJCQljcHUgPSA8JmNwdTI+Owo+ICsJ CQkJfTsKPiArCQkJCWNvcmUzIHsKPiArCQkJCQljcHUgPSA8JmNwdTM+Owo+ICsJCQkJfTsKPiAr CQkJfTsKPiArCQl9Owo+ICsKPiArCQljcHUwOiBjcHVAMCB7Cj4gKwkJCWRldmljZV90eXBlID0g ImNwdSI7Cj4gKwkJCWNvbXBhdGlibGUgPSAiYXJtLGNvcnRleC1hNTMiOwo+ICsJCQlyZWcgPSA8 MHgwPjsKPiArCQkJI2Nvb2xpbmctY2VsbHMgPSA8Mj47Cj4gKwkJCWVuYWJsZS1tZXRob2QgPSAi cHNjaSI7Cj4gKwkJCW5leHQtbGV2ZWwtY2FjaGUgPSA8JmwyPjsKCkl0IHdvdWxkIGJlIG5pY2Ug aWYgeW91IGRlc2NyaWJlZCB0aGUgSS9EIGNhY2hlcyBmb3IgYWxsIENQVXMuCgo+ICsJCX07Cj4g Kwo+ICsJCWNwdTE6IGNwdUAxIHsKPiArCQkJZGV2aWNlX3R5cGUgPSAiY3B1IjsKPiArCQkJY29t cGF0aWJsZSA9ICJhcm0sY29ydGV4LWE1MyI7Cj4gKwkJCXJlZyA9IDwweDE+Owo+ICsJCQkjY29v bGluZy1jZWxscyA9IDwyPjsKPiArCQkJZW5hYmxlLW1ldGhvZCA9ICJwc2NpIjsKPiArCQkJbmV4 dC1sZXZlbC1jYWNoZSA9IDwmbDI+Owo+ICsJCX07Cj4gKwo+ICsJCWNwdTI6IGNwdUAyIHsKPiAr CQkJZGV2aWNlX3R5cGUgPSAiY3B1IjsKPiArCQkJY29tcGF0aWJsZSA9ICJhcm0sY29ydGV4LWE1 MyI7Cj4gKwkJCXJlZyA9IDwweDI+Owo+ICsJCQkjY29vbGluZy1jZWxscyA9IDwyPjsKPiArCQkJ ZW5hYmxlLW1ldGhvZCA9ICJwc2NpIjsKPiArCQkJbmV4dC1sZXZlbC1jYWNoZSA9IDwmbDI+Owo+ ICsJCX07Cj4gKwo+ICsJCWNwdTM6IGNwdUAzIHsKPiArCQkJZGV2aWNlX3R5cGUgPSAiY3B1IjsK PiArCQkJY29tcGF0aWJsZSA9ICJhcm0sY29ydGV4LWE1MyI7Cj4gKwkJCXJlZyA9IDwweDM+Owo+ ICsJCQkjY29vbGluZy1jZWxscyA9IDwyPjsKPiArCQkJZW5hYmxlLW1ldGhvZCA9ICJwc2NpIjsK PiArCQkJbmV4dC1sZXZlbC1jYWNoZSA9IDwmbDI+Owo+ICsJCX07Cj4gKwo+ICsJCWwyOiBsMi1j YWNoZSB7Cj4gKwkJCWNvbXBhdGlibGUgPSAiY2FjaGUiOwoKLi4uLmFuZCB3aGF0J3MgdGhlIHNp emUgb2YgdGhpcyBMMiBjYWNoZT8KSXMgaXQgdW5pZmllZCwgb3IgZG9lcyBlYWNoIENQVSBjb3Jl IGhhdmUgaXRzIG93biBwcml2YXRlIEwyPwoKPiArCQl9Owo+ICsJfTsKPiArCj4gKwljbGsyNm06 IG9zY2lsbGF0b3Igewo+ICsJCWNvbXBhdGlibGUgPSAiZml4ZWQtY2xvY2siOwo+ICsJCSNjbG9j ay1jZWxscyA9IDwwPjsKPiArCQljbG9jay1mcmVxdWVuY3kgPSA8MjYwMDAwMDA+Owo+ICsJCWNs b2NrLW91dHB1dC1uYW1lcyA9ICJjbGsyNm0iOwo+ICsJfTsKPiArCj4gKwlwc2NpIHsKPiArCQlj b21wYXRpYmxlID0gImFybSxwc2NpLTEuMCI7Cj4gKwkJbWV0aG9kID0gInNtYyI7Cj4gKwl9Owo+ ICsKPiArCXJlc2VydmVkLW1lbW9yeSB7Cj4gKwkJI2FkZHJlc3MtY2VsbHMgPSA8Mj47Cj4gKwkJ I3NpemUtY2VsbHMgPSA8Mj47Cj4gKwkJcmFuZ2VzOwo+ICsKPiArCQkvKiAxMjggS2lCIHJlc2Vy dmVkIGZvciBBUk0gVHJ1c3RlZCBGaXJtd2FyZSAoQkwzMSkgKi8KPiArCQlibDMxX3NlY21vbl9y ZXNlcnZlZDogc2VjbW9uQDQzMDAwMDAwIHsKClRoaXMgZGVwZW5kcyBvbiB0aGUgYm9vdGxvYWRl ciB0aGF0J3MgZmxhc2hlZCBvbiB5b3VyIGJvYXJkIC0gaXQncyBub3QgYQpnbG9iYWwgU29DIHBy b3BlcnR5LgoKUGxlYXNlIG1vdmUgaXQgdG8geW91ciBib2FyZCwgb3IgZXhwbGFpbiB3aHkgQkwz MSAqbXVzdCogYWx3YXlzIGJlCjEyOEtpQiBzdGFydGluZyBhdCAweDQzMDAwMDAwLgoKPiArCQkJ bm8tbWFwOwo+ICsJCQlyZWcgPSA8MCAweDQzMDAwMDAwIDAgMHgyMDAwMD47Cj4gKwkJfTsKPiAr CX07Cj4gKwo+ICsJc29jIHsKPiArCQkjYWRkcmVzcy1jZWxscyA9IDwyPjsKPiArCQkjc2l6ZS1j ZWxscyA9IDwyPjsKPiArCQljb21wYXRpYmxlID0gInNpbXBsZS1idXMiOwo+ICsJCXJhbmdlczsK PiArCgpJcyB0aGVyZSByZWFsbHkgbm8gc3lzdGltZXIgaW4gdGhpcyBTb0M/IFdvdWxkIGJlIHBy ZXR0eSBvZGQuLi4uCgpSZWdhcmRzLApBbmdlbG8KCl9fX19fX19fX19fX19fX19fX19fX19fX19f X19fX19fX19fX19fX19fX19fX19fCmxpbnV4LWFybS1rZXJuZWwgbWFpbGluZyBsaXN0CmxpbnV4 LWFybS1rZXJuZWxAbGlzdHMuaW5mcmFkZWFkLm9yZwpodHRwOi8vbGlzdHMuaW5mcmFkZWFkLm9y Zy9tYWlsbWFuL2xpc3RpbmZvL2xpbnV4LWFybS1rZXJuZWwK