From mboxrd@z Thu Jan 1 00:00:00 1970 From: Philip Rakity Subject: RE: [Patch 1/1]sdhci: verify ddr50 mode Date: Mon, 1 Nov 2010 18:00:24 -0700 Message-ID: Mime-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 8BIT Return-path: Received: from na3sys009aog114.obsmtp.com ([74.125.149.211]:55284 "HELO na3sys009aog114.obsmtp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with SMTP id S1753037Ab0KBBAb convert rfc822-to-8bit (ORCPT ); Mon, 1 Nov 2010 21:00:31 -0400 Content-Language: en-US Sender: linux-mmc-owner@vger.kernel.org List-Id: linux-mmc@vger.kernel.org To: Zhangfei Gao , "linux-mmc@vger.kernel.org" comments below >Based on the work from Adrian and Hanumath, here is the patch to >verify ddr50 for sdhci.c on sdhci-pxa with HYNIX and toshiba eMMC. >Only support emmc DDR50 mode now. >Would you help review, thanks > >>From 59072fa8fea50634f01009e51c4b5e16308ab466 Mon Sep 17 00:00:00 2001 >From: Zhangfei Gao > >Date: Mon, 1 Nov 2010 07:43:57 -0400 >Subject: [PATCH] sdhci: support DDR50 mode > > Verified DDR50 mode on sdhci-pxa and HYNIX and toshiba eMMC > >Signed-off-by: Zhangfei Gao >--- > drivers/mmc/host/sdhci.c | 48 +++++++++++++++++++++++++++++++++++++++++++++- > drivers/mmc/host/sdhci.h | 15 ++++++++++++- > 2 files changed, 60 insertions(+), 3 deletions(-) > >diff --git a/drivers/mmc/host/sdhci.c b/drivers/mmc/host/sdhci.c >index 782c0ee..d9e4ab8 100644 >--- a/drivers/mmc/host/sdhci.c >+++ b/drivers/mmc/host/sdhci.c >@@ -982,6 +982,44 @@ static void sdhci_finish_command(struct sdhci_host *host) > host->cmd = NULL; > } > >+static void sdhci_set_ddr(struct sdhci_host *host, unsigned int ddr) >+{ >+ u16 con; >+ unsigned long timeout; >+ >+ if (ddr == MMC_SDR_MODE) >+ return; >+ >+ if (host->ops->set_ddr) >+ host->ops->set_ddr(host, ddr); >+ >+ /* Fixme, how to support 1.2v Mode */ >+ if (ddr & MMC_1_8V_DDR_MODE) { >+ con = sdhci_readw(host, SDHCI_HOST_CONTROL2); >+ con |= SDHCI_CTRL2_1_8V; >+ sdhci_writew(host, con, SDHCI_HOST_CONTROL2); >+ >+ /* Wait max 5 ms */ >+ timeout = 5; >+ while (!((con = sdhci_readw(host, SDHCI_HOST_CONTROL2)) >+ & SDHCI_CTRL2_1_8V)) { >+ if (timeout == 0) { >+ printk(KERN_ERR "%s: HOST CONTROL fail switch to 1.8v\n", >+ mmc_hostname(host->mmc)); >+ sdhci_dumpregs(host); >+ return; >+ } >+ timeout--; >+ mdelay(1); >+ } >+ con = sdhci_readw(host, SDHCI_HOST_CONTROL2); >+ con &= ~SDHCI_CTRL2_UHS_MASK; >+ /* only support DDR50 */ >+ con |= SDHCI_CTRL2_DDR50; >+ sdhci_writew(host, con, SDHCI_HOST_CONTROL2); >+ } >+} The fix me for 1.2v comment should be deleted. SD 3.0 does not support 1.2V so there is nothing to fix. We should just try to set DDR. If we need to check the voltage to ensure the chip is operating at 1.2v or 1.8v then the CAP should only be set once the correct voltage has been selected. In my experience using DDR -- DDR seems to work fine even when the voltage is at a higher value. The code to program DDR can be simplified to \ if (ios->ddr) { u16 hostctrl2; hostctrl2 = sdhci_readw(host, HOST_CTRL_2); hostctrl2 |= SDCTRL_2_SDH_V18_EN; hostctrl2 &= ~SDCTRL_2_UHS_MODE_MASK; hostctrl2 |= SDCTRL_2_UHS_MODE_SEL_DDR40; sdhci_writew(host, hostctrl2, HOST_CTRL_2); hostctrl2 = sdhci_readw(host, HOST_CTRL_2); } verified with Toshiba eMMC at 50MHz. >+ > static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock) > { > int div; >@@ -1176,6 +1214,7 @@ static void sdhci_set_ios(struct mmc_host *mmc, >struct mmc_ios *ios) > } > > sdhci_set_clock(host, ios->clock); >+ sdhci_set_ddr(host, ios->ddr); > > if (ios->power_mode == MMC_POWER_OFF) > sdhci_set_power(host, -1); >@@ -1712,7 +1751,7 @@ EXPORT_SYMBOL_GPL(sdhci_alloc_host); > int sdhci_add_host(struct sdhci_host *host) > { > struct mmc_host *mmc; >- unsigned int caps; >+ unsigned int caps, caps_h; > int ret; > > WARN_ON(host == NULL); >@@ -1737,6 +1776,13 @@ int sdhci_add_host(struct sdhci_host *host) > > caps = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps : > sdhci_readl(host, SDHCI_CAPABILITIES); >+ caps_h = sdhci_readl(host, SDHCI_CAPABILITIES_H); >+ >+ if ((caps & SDHCI_CAN_VDD_180) && >+ ((caps_h & SDHCI_CAN_SDR50) || >+ (caps_h & SDHCI_CAN_SDR104) || >+ (caps_h & SDHCI_CAN_DDR50))) >+ mmc->caps |= (MMC_CAP_1_8V_DDR); > SDR is Single Data Rate, I do not think we should not set DDR if DDR50 is not defined Change to if ((caps & SDHCI_CAN_VDD_180) && (caps_h & SDHCI_CAN_DDR50)) mmc->caps |= (MMC_CAP_1_8V_DDR); see comment above about if we should set CAP is voltage is not 1.8v. > if (host->quirks & SDHCI_QUIRK_FORCE_DMA) > host->flags |= SDHCI_USE_SDMA; >diff --git a/drivers/mmc/host/sdhci.h b/drivers/mmc/host/sdhci.h >index b7b8a3b..fe87c5f 100644 >--- a/drivers/mmc/host/sdhci.h >+++ b/drivers/mmc/host/sdhci.h >@@ -141,7 +141,14 @@ > > #define SDHCI_ACMD12_ERR 0x3C > >-/* 3E-3F reserved */ >+#define SDHCI_HOST_CONTROL2 0x3E >+#define SDHCI_CTRL2_UHS_MASK 0x07 >+#define SDHCI_CTRL2_SDR12 0x00 >+#define SDHCI_CTRL2_SDR25 0x01 >+#define SDHCI_CTRL2_SDR50 0x02 >+#define SDHCI_CTRL2_SDR104 0x03 >+#define SDHCI_CTRL2_DDR50 0x04 >+#define SDHCI_CTRL2_1_8V 0x08 please add the other definitions for the register. > > #define SDHCI_CAPABILITIES 0x40 > #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F >@@ -161,7 +168,10 @@ > #define SDHCI_CAN_VDD_180 0x04000000 > #define SDHCI_CAN_64BIT 0x10000000 > >-/* 44-47 reserved for more caps */ >+#define SDHCI_CAPABILITIES_H 0x44 >+#define SDHCI_CAN_SDR50 0x00000001 >+#define SDHCI_CAN_SDR104 0x00000002 >+#define SDHCI_CAN_DDR50 0x00000004 > > #define SDHCI_MAX_CURRENT 0x48 > >@@ -207,6 +217,7 @@ struct sdhci_ops { > #endif > > void (*set_clock)(struct sdhci_host *host, unsigned int clock); >+ void (*set_ddr)(struct sdhci_host *host, unsigned int ddr); > > int (*enable_dma)(struct sdhci_host *host); > unsigned int (*get_max_clock)(struct sdhci_host *host); >-- >1.7.0.4 > > >["0001-sdhci-support-DDR50-mode.patch" (text/x-patch)] > > >>From 59072fa8fea50634f01009e51c4b5e16308ab466 Mon Sep 17 00:00:00 2001 >From: Zhangfei Gao >Date: Mon, 1 Nov 2010 07:43:57 -0400 >Subject: [PATCH] sdhci: support DDR50 mode > > Verified DDR50 mode on sdhci-pxa and HYNIX and toshiba eMMC > >Signed-off-by: Zhangfei Gao >--- > drivers/mmc/host/sdhci.c | 48 +++++++++++++++++++++++++++++++++++++++++++++- > drivers/mmc/host/sdhci.h | 15 ++++++++++++- > 2 files changed, 60 insertions(+), 3 deletions(-) > >diff --git a/drivers/mmc/host/sdhci.c b/drivers/mmc/host/sdhci.c >index 782c0ee..d9e4ab8 100644 >--- a/drivers/mmc/host/sdhci.c >+++ b/drivers/mmc/host/sdhci.c >@@ -982,6 +982,44 @@ static void sdhci_finish_command(struct sdhci_host *host) > host->cmd = NULL; > } > >+static void sdhci_set_ddr(struct sdhci_host *host, unsigned int ddr) >+{ >+ u16 con; >+ unsigned long timeout; >+ >+ if (ddr == MMC_SDR_MODE) >+ return; >+ >+ if (host->ops->set_ddr) >+ host->ops->set_ddr(host, ddr); would prefer if (host->ops->set_ddr) return host->ops->set_ddr(host, ddr); since if private registers do need setting is not clear if the standard register set can be used. Let the lower layer handle everything. >+ >+ /* Fixme, how to support 1.2v Mode */ >+ if (ddr & MMC_1_8V_DDR_MODE) { >+ con = sdhci_readw(host, SDHCI_HOST_CONTROL2); >+ con |= SDHCI_CTRL2_1_8V; >+ sdhci_writew(host, con, SDHCI_HOST_CONTROL2); >+ >+ /* Wait max 5 ms */ >+ timeout = 5; >+ while (!((con = sdhci_readw(host, SDHCI_HOST_CONTROL2)) >+ & SDHCI_CTRL2_1_8V)) { >+ if (timeout == 0) { >+ printk(KERN_ERR "%s: HOST CONTROL fail switch to 1.8v\n", >+ mmc_hostname(host->mmc)); >+ sdhci_dumpregs(host); >+ return; >+ } >+ timeout--; >+ mdelay(1); >+ } >+ con = sdhci_readw(host, SDHCI_HOST_CONTROL2); >+ con &= ~SDHCI_CTRL2_UHS_MASK; >+ /* only support DDR50 */ >+ con |= SDHCI_CTRL2_DDR50; >+ sdhci_writew(host, con, SDHCI_HOST_CONTROL2); >+ } >+} >+ > static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock) > { > int div; >@@ -1176,6 +1214,7 @@ static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) > } > > sdhci_set_clock(host, ios->clock); >+ sdhci_set_ddr(host, ios->ddr); > > if (ios->power_mode == MMC_POWER_OFF) > sdhci_set_power(host, -1); >@@ -1712,7 +1751,7 @@ EXPORT_SYMBOL_GPL(sdhci_alloc_host); > int sdhci_add_host(struct sdhci_host *host) > { > struct mmc_host *mmc; >- unsigned int caps; >+ unsigned int caps, caps_h; > int ret; > > WARN_ON(host == NULL); >@@ -1737,6 +1776,13 @@ int sdhci_add_host(struct sdhci_host *host) > > caps = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps : > sdhci_readl(host, SDHCI_CAPABILITIES); >+ caps_h = sdhci_readl(host, SDHCI_CAPABILITIES_H); >+ >+ if ((caps & SDHCI_CAN_VDD_180) && >+ ((caps_h & SDHCI_CAN_SDR50) || >+ (caps_h & SDHCI_CAN_SDR104) || >+ (caps_h & SDHCI_CAN_DDR50))) >+ mmc->caps |= (MMC_CAP_1_8V_DDR); > > if (host->quirks & SDHCI_QUIRK_FORCE_DMA) > host->flags |= SDHCI_USE_SDMA; >diff --git a/drivers/mmc/host/sdhci.h b/drivers/mmc/host/sdhci.h >index b7b8a3b..fe87c5f 100644 >--- a/drivers/mmc/host/sdhci.h >+++ b/drivers/mmc/host/sdhci.h >@@ -141,7 +141,14 @@ > > #define SDHCI_ACMD12_ERR 0x3C > >-/* 3E-3F reserved */ >+#define SDHCI_HOST_CONTROL2 0x3E >+#define SDHCI_CTRL2_UHS_MASK 0x07 >+#define SDHCI_CTRL2_SDR12 0x00 >+#define SDHCI_CTRL2_SDR25 0x01 >+#define SDHCI_CTRL2_SDR50 0x02 >+#define SDHCI_CTRL2_SDR104 0x03 >+#define SDHCI_CTRL2_DDR50 0x04 >+#define SDHCI_CTRL2_1_8V 0x08 > > #define SDHCI_CAPABILITIES 0x40 > #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F >@@ -161,7 +168,10 @@ > #define SDHCI_CAN_VDD_180 0x04000000 > #define SDHCI_CAN_64BIT 0x10000000 > >-/* 44-47 reserved for more caps */ >+#define SDHCI_CAPABILITIES_H 0x44 >+#define SDHCI_CAN_SDR50 0x00000001 >+#define SDHCI_CAN_SDR104 0x00000002 >+#define SDHCI_CAN_DDR50 0x00000004 > > #define SDHCI_MAX_CURRENT 0x48 > >@@ -207,6 +217,7 @@ struct sdhci_ops { > #endif > > void (*set_clock)(struct sdhci_host *host, unsigned int clock); >+ void (*set_ddr)(struct sdhci_host *host, unsigned int ddr); > > int (*enable_dma)(struct sdhci_host *host); > unsigned int (*get_max_clock)(struct sdhci_host *host); >-- >1.7.0.4