From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-8.6 required=3.0 tests=BAYES_00,DKIM_INVALID, DKIM_SIGNED,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 5E776C48BDF for ; Fri, 18 Jun 2021 14:31:27 +0000 (UTC) Received: from gabe.freedesktop.org (gabe.freedesktop.org [131.252.210.177]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 58036610CD for ; Fri, 18 Jun 2021 14:31:26 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 58036610CD Authentication-Results: mail.kernel.org; dmarc=none (p=none dis=none) header.from=ffwll.ch Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=dri-devel-bounces@lists.freedesktop.org Received: from gabe.freedesktop.org (localhost [127.0.0.1]) by gabe.freedesktop.org (Postfix) with ESMTP id 8957B6EA25; Fri, 18 Jun 2021 14:31:25 +0000 (UTC) Received: from mail-ot1-x330.google.com (mail-ot1-x330.google.com [IPv6:2607:f8b0:4864:20::330]) by gabe.freedesktop.org (Postfix) with ESMTPS id 6A2D66E0A1 for ; Fri, 18 Jun 2021 14:31:24 +0000 (UTC) Received: by mail-ot1-x330.google.com with SMTP id 5-20020a9d01050000b02903c700c45721so9867683otu.6 for ; Fri, 18 Jun 2021 07:31:24 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ffwll.ch; s=google; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc:content-transfer-encoding; bh=HboKmLv/9jr7bFbG+RFhWZjw8YPfIysQA6jAr5qjRUo=; b=HXqojxalzTfK7k/FzottRMFvkNQ5mZqtPOMxF088uR7r7kM6fDHnvAGpS6FgQ1e7tR L6Y0Ll+1NzmxciPQe7hoOLKkKFJiUrwN7er6R/cu+ruYyEtoi8VFllzDIcnBG06/Ee2U AmSffRZQm5h8nhsiGmvnfa6CEbxTW2sHTtzQU= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc:content-transfer-encoding; bh=HboKmLv/9jr7bFbG+RFhWZjw8YPfIysQA6jAr5qjRUo=; b=qI14KeFT/K8LAL4Bwa/0ZrZWalBsHM1V0mnEu0n0iUvv2D8AQAL4/l08+nf5txjJac Fq3JDTICiUyubPKImWOQlOg5iFC1E+puU9g4+ZAZv7ntDWMh1EK3xbdH8RfMq95JzPIl FtO2t8HkHoj33ZmluMl/o4ISqPhgP9x2qRw6Pl75ZzCgvriZ64ExGQAzDXz/okYCBmRX +H8OnpZ3ovxyX5m2O3xNGahzBRsEb2mn+fRkdpHBFs1R2VochI1f56zjslpTYwIk08f2 JiRlcRpTe8zpM4SOjScIJaMyE7unRIkssd82daOW2Xn+Br8nE3GG5VNVFSpG/5z/ABCJ J4Ag== X-Gm-Message-State: AOAM533ieAQfNDtNyAxCqP/XcRwjiU/bHxpt/cM+dvHqwfpRZqA/BpOJ rHXLn95iJs0gmA2UWoAFyQEwz9w9ORS9x4MDzqxWBQ== X-Google-Smtp-Source: ABdhPJxW61bQxl9MG9h4lv38Hsb2R613xfUFVQFUzIvyRCSI0HuwQWx/Lb2BmjXZmqarjTuMe6PxOQE+MimBnMTd3e8= X-Received: by 2002:a9d:12eb:: with SMTP id g98mr9373626otg.303.1624026683444; Fri, 18 Jun 2021 07:31:23 -0700 (PDT) MIME-Version: 1.0 References: <20210610210925.642582-1-jason@jlekstrand.net> <29e9795e-8ec7-282c-c8ec-413eaed2e4d4@gmail.com> <84135114-71d4-77f0-7a6b-69bb81b7f73c@amd.com> In-Reply-To: From: Daniel Vetter Date: Fri, 18 Jun 2021 16:31:12 +0200 Message-ID: Subject: Re: [Mesa-dev] [PATCH 0/6] dma-buf: Add an API for exporting sync files (v12) To: =?UTF-8?Q?Christian_K=C3=B6nig?= Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: quoted-printable X-BeenThere: dri-devel@lists.freedesktop.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Direct Rendering Infrastructure - Development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Daniel Stone , =?UTF-8?Q?Christian_K=C3=B6nig?= , =?UTF-8?Q?Michel_D=C3=A4nzer?= , dri-devel , "wayland-devel @ lists . freedesktop . org" , Jason Ekstrand , Dave Airlie , ML mesa-dev Errors-To: dri-devel-bounces@lists.freedesktop.org Sender: "dri-devel" On Fri, Jun 18, 2021 at 11:15 AM Christian K=C3=B6nig wrote: > > Am 17.06.21 um 21:58 schrieb Daniel Vetter: > > On Thu, Jun 17, 2021 at 09:37:36AM +0200, Christian K=C3=B6nig wrote: > >> [SNIP] > >>> But, to the broader point, maybe? I'm a little fuzzy on exactly wher= e > >>> i915 inserts and/or depends on fences. > >>> > >>>> When you combine that with complex drivers which use TTM and buffer > >>>> moves underneath you can construct an information leak using this an= d > >>>> give userspace access to memory which is allocated to the driver, bu= t > >>>> not yet initialized. > >>>> > >>>> This way you can leak things like page tables, passwords, kernel dat= a > >>>> etc... in large amounts to userspace and is an absolutely no-go for > >>>> security. > >>> Ugh... Unfortunately, I'm really out of my depth on the implications > >>> going on here but I think I see your point. > >>> > >>>> That's why I'm said we need to get this fixed before we upstream thi= s > >>>> patch set here and especially the driver change which is using that. > >>> Well, i915 has had uAPI for a while to ignore fences. > >> Yeah, exactly that's illegal. > > You're a few years too late with closing that barn door. The following > > drives have this concept > > - i915 > > - msm > > - etnaviv > > > > Because you can't write a competent vulkan driver without this. > > WHAT? ^^ > > > This was discussed at absolute epic length in various xdcs iirc. We did= ignore a > > bit the vram/ttm/bo-moving problem because all the people present were > > hacking on integrated gpu (see list above), but that just means we need= to > > treat the ttm_bo->moving fence properly. > > I should have visited more XDCs in the past, the problem is much larger > than this. > > But I now start to understand what you are doing with that design and > why it looks so messy to me, amdgpu is just currently the only driver > which does Vulkan and complex memory management at the same time. > > >> At least the kernel internal fences like moving or clearing a buffer o= bject > >> needs to be taken into account before a driver is allowed to access a > >> buffer. > > Yes i915 needs to make sure it never ignores ttm_bo->moving. > > No, that is only the tip of the iceberg. See TTM for example also puts > fences which drivers needs to wait for into the shared slots. Same thing > for use cases like clear on release etc.... > > From my point of view the main purpose of the dma_resv object is to > serve memory management, synchronization for command submission is just > a secondary use case. > > And that drivers choose to ignore the exclusive fence is an absolutely > no-go from a memory management and security point of view. Exclusive > access means exclusive access. Ignoring that won't work. Yeah, this is why I've been going all over the place about lifting ttm_bo->moving to dma_resv. And also that I flat out don't trust your audit, if you havent found these drivers then very clearly you didn't audit much at all :-) > The only thing which saved us so far is the fact that drivers doing this > are not that complex. > > BTW: How does it even work? I mean then you would run into the same > problem as amdgpu with its page table update fences, e.g. that your > shared fences might signal before the exclusive one. So we don't ignore any fences when we rip out the backing storage. And yes there's currently a bug in all these drivers that if you set both the "ignore implicit fences" and the "set the exclusive fence" flag, then we just break this. Which is why I think we want to have a dma_fence_add_shared_exclusive() helper extracted from your amdgpu code, which we can then use everywhere to plug this. > > For dma-buf this isn't actually a problem, because dma-buf are pinned. = You > > can't move them while other drivers are using them, hence there's not > > actually a ttm_bo->moving fence we can ignore. > > > > p2p dma-buf aka dynamic dma-buf is a different beast, and i915 (and fwi= w > > these other drivers) need to change before they can do dynamic dma-buf. > > > >> Otherwise we have an information leak worth a CVE and that is certainl= y not > >> something we want. > > Because yes otherwise we get a CVE. But right now I don't think we have > > one. > > Yeah, agree. But this is just because of coincident and not because of > good engineering :) Well the good news is that I think we're now talking slightly less past each another than the past few weeks :-) > > We do have a quite big confusion on what exactly the signaling ordering= is > > supposed to be between exclusive and the collective set of shared fence= s, > > and there's some unifying that needs to happen here. But I think what > > Jason implements here in the import ioctl is the most defensive version > > possible, so really can't break any driver. It really works like you ha= ve > > an ad-hoc gpu engine that does nothing itself, but waits for the curren= t > > exclusive fence and then sets the exclusive fence with its "CS" complet= ion > > fence. > > > > That's imo perfectly legit use-case. > > The use case is certainly legit, but I'm not sure if merging this at the > moment is a good idea. > > Your note that drivers are already ignoring the exclusive fence in the > dma_resv object was eye opening to me. And I now have the very strong > feeling that the synchronization and the design of the dma_resv object > is even more messy then I thought it is. > > To summarize we can be really lucky that it didn't blow up into our > faces already. I don't think there was that much luck involved (ok I did find a possible bug in i915 already around cpu cache flushing) - for SoC the exclusive slot in dma_resv really is only used for implicit sync and nothing else. The fun only starts when you throw in pipelined backing storage movement. I guess this also explains why you just seemed to ignore me when I was asking for a memory management exclusive fence for the p2p stuff, or some other way to specifically handling movements (like ttm_bo->moving or whatever it is). From my pov we clearly needed that to make p2p dma-buf work well enough, mixing up the memory management exclusive slot with the implicit sync exclusive slot never looked like a bright idea to me. I think at least we now have some understanding here. > > Same for the export one. Waiting for a previous snapshot of implicit > > fences is imo perfectly ok use-case and useful for compositors - client > > might soon start more rendering, and on some drivers that always result= s > > in the exclusive slot being set, so if you dont take a snapshot you > > oversync real bad for your atomic flip. > > The export use case is unproblematic as far as I can see. > > >>> Those changes are years in the past. If we have a real problem here = (not sure on > >>> that yet), then we'll have to figure out how to fix it without nuking > >>> uAPI. > >> Well, that was the basic idea of attaching flags to the fences in the > >> dma_resv object. > >> > >> In other words you clearly denote when you have to wait for a fence be= fore > >> accessing a buffer or you cause a security issue. > > Replied somewhere else, and I do kinda like the flag idea. But the prob= lem > > is we first need a ton more encapsulation and review of drivers before = we > > can change the internals. One thing at a time. > > Ok how should we then proceed? > > The large patch set I've send out to convert all users of the shared > fence list to a for_each API is a step into the right direction I think, > but there is still a bit more todo. Yeah I had noted that as "need to review". But I think we should be even more aggressive with encapsulation (at least where it doesn't matter that much from a perf pov). Like my suggestion for dma_buf_poll to not open-code the entire dance, but just use a snapshot thing. But I'll check out next week what you cooked up with the iterator. > > And yes for amdgpu this gets triple-hard because you both have the > > ttm_bo->moving fence _and_ the current uapi of using fence ownership _a= nd_ > > you need to figure out how to support vulkan properly with true opt-in > > fencing. > > Well I have been pondering on that for a bit and I came to the > conclusion that it is actually not a problem at all. > > See radeon, nouveau, msm etc... all implement functions that they don't > wait for fences from the same timeline, context, engine. That amdgpu > doesn't wait for fences from the same process can be seen as just a > special case of this. Oh that part isn't a fundamental design issue, internally you can do whatever uapi you want. All I meant to say is because you currently have this uapi, but not yet flags to control things more explicitly, it's going to be more tricky code for amdgpu than for other drivers to keep it all working. But not impossible, just more code. > > I'm pretty sure it's doable, I'm just not finding any time > > anywhere to hack on these patches - too many other fires :-( > > Well I'm here. Let's just agree on the direction and I can do the coding. > > What I need help with is all the auditing. For example I still haven't > wrapped my head around how i915 does the synchronization. Yeah the auditing is annoying, and i915 is definitely butchered in some ways. I'm currently screaming at silly bugs in the i915 relocation code (it was tuned a bit more than makes sense, and acquired a pile of bugs due to that), but after that I should have time to refresh the old series. That one audits the setting of dma_resv fences fully, and I half-started with the dependency/scheduler side too. There's going to be a few fixed needed there. -Daniel > Best regards, > Christian. > > > > > Cheers, Daniel > > > >> Christian. > >> > >>> --Jason > >>> > >>> > >>>> Regards, > >>>> Christian. > >>>> > >>>> Am 10.06.21 um 23:09 schrieb Jason Ekstrand: > >>>>> Modern userspace APIs like Vulkan are built on an explicit > >>>>> synchronization model. This doesn't always play nicely with the > >>>>> implicit synchronization used in the kernel and assumed by X11 and > >>>>> Wayland. The client -> compositor half of the synchronization isn'= t too > >>>>> bad, at least on intel, because we can control whether or not i915 > >>>>> synchronizes on the buffer and whether or not it's considered writt= en. > >>>>> > >>>>> The harder part is the compositor -> client synchronization when we= get > >>>>> the buffer back from the compositor. We're required to be able to > >>>>> provide the client with a VkSemaphore and VkFence representing the = point > >>>>> in time where the window system (compositor and/or display) finishe= d > >>>>> using the buffer. With current APIs, it's very hard to do this in = such > >>>>> a way that we don't get confused by the Vulkan driver's access of t= he > >>>>> buffer. In particular, once we tell the kernel that we're renderin= g to > >>>>> the buffer again, any CPU waits on the buffer or GPU dependencies w= ill > >>>>> wait on some of the client rendering and not just the compositor. > >>>>> > >>>>> This new IOCTL solves this problem by allowing us to get a snapshot= of > >>>>> the implicit synchronization state of a given dma-buf in the form o= f a > >>>>> sync file. It's effectively the same as a poll() or I915_GEM_WAIT = only, > >>>>> instead of CPU waiting directly, it encapsulates the wait operation= , at > >>>>> the current moment in time, in a sync_file so we can check/wait on = it > >>>>> later. As long as the Vulkan driver does the sync_file export from= the > >>>>> dma-buf before we re-introduce it for rendering, it will only conta= in > >>>>> fences from the compositor or display. This allows to accurately t= urn > >>>>> it into a VkFence or VkSemaphore without any over- synchronization. > >>>>> > >>>>> This patch series actually contains two new ioctls. There is the e= xport > >>>>> one mentioned above as well as an RFC for an import ioctl which pro= vides > >>>>> the other half. The intention is to land the export ioctl since it= seems > >>>>> like there's no real disagreement on that one. The import ioctl, h= owever, > >>>>> has a lot of debate around it so it's intended to be RFC-only for n= ow. > >>>>> > >>>>> Mesa MR: https://nam11.safelinks.protection.outlook.com/?url=3Dhttp= s%3A%2F%2Fgitlab.freedesktop.org%2Fmesa%2Fmesa%2F-%2Fmerge_requests%2F4037&= amp;data=3D04%7C01%7Cchristian.koenig%40amd.com%7Cf8e28d7c4683432bf24008d93= 1ca5a63%7C3dd8961fe4884e608e11a82d994e183d%7C0%7C0%7C637595567453821101%7CU= nknown%7CTWFpbGZsb3d8eyJWIjoiMC4wLjAwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLC= JXVCI6Mn0%3D%7C1000&sdata=3DTAFUHFCSFcfrP7bjkBtVin4VX2vC6OakwbrqwlZOW8c= %3D&reserved=3D0 > >>>>> IGT tests: https://nam11.safelinks.protection.outlook.com/?url=3Dht= tps%3A%2F%2Fpatchwork.freedesktop.org%2Fseries%2F90490%2F&data=3D04%7C0= 1%7Cchristian.koenig%40amd.com%7Cf8e28d7c4683432bf24008d931ca5a63%7C3dd8961= fe4884e608e11a82d994e183d%7C0%7C0%7C637595567453821101%7CUnknown%7CTWFpbGZs= b3d8eyJWIjoiMC4wLjAwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVCI6Mn0%3D%7C10= 00&sdata=3Dlbn%2B81KXds9pYnFUYWi9hzLNP3PLKij4RVjV97UyZ3s%3D&reserve= d=3D0 > >>>>> > >>>>> v10 (Jason Ekstrand, Daniel Vetter): > >>>>> - Add reviews/acks > >>>>> - Add a patch to rename _rcu to _unlocked > >>>>> - Split things better so import is clearly RFC status > >>>>> > >>>>> v11 (Daniel Vetter): > >>>>> - Add more CCs to try and get maintainers > >>>>> - Add a patch to document DMA_BUF_IOCTL_SYNC > >>>>> - Generally better docs > >>>>> - Use separate structs for import/export (easier to document) > >>>>> - Fix an issue in the import patch > >>>>> > >>>>> v12 (Daniel Vetter): > >>>>> - Better docs for DMA_BUF_IOCTL_SYNC > >>>>> > >>>>> v12 (Christian K=C3=B6nig): > >>>>> - Drop the rename patch in favor of Christian's series > >>>>> - Add a comment to the commit message for the dma-buf sync_file= export > >>>>> ioctl saying why we made it an ioctl on dma-buf > >>>>> > >>>>> Cc: Christian K=C3=B6nig > >>>>> Cc: Michel D=C3=A4nzer > >>>>> Cc: Dave Airlie > >>>>> Cc: Bas Nieuwenhuizen > >>>>> Cc: Daniel Stone > >>>>> Cc: mesa-dev@lists.freedesktop.org > >>>>> Cc: wayland-devel@lists.freedesktop.org > >>>>> Test-with: 20210524205225.872316-1-jason@jlekstrand.net > >>>>> > >>>>> Christian K=C3=B6nig (1): > >>>>> dma-buf: Add dma_fence_array_for_each (v2) > >>>>> > >>>>> Jason Ekstrand (5): > >>>>> dma-buf: Add dma_resv_get_singleton (v6) > >>>>> dma-buf: Document DMA_BUF_IOCTL_SYNC (v2) > >>>>> dma-buf: Add an API for exporting sync files (v12) > >>>>> RFC: dma-buf: Add an extra fence to dma_resv_get_singleton_unl= ocked > >>>>> RFC: dma-buf: Add an API for importing sync files (v7) > >>>>> > >>>>> Documentation/driver-api/dma-buf.rst | 8 ++ > >>>>> drivers/dma-buf/dma-buf.c | 103 ++++++++++++++++++++= +++++ > >>>>> drivers/dma-buf/dma-fence-array.c | 27 +++++++ > >>>>> drivers/dma-buf/dma-resv.c | 110 ++++++++++++++++++++= +++++++ > >>>>> include/linux/dma-fence-array.h | 17 +++++ > >>>>> include/linux/dma-resv.h | 2 + > >>>>> include/uapi/linux/dma-buf.h | 103 ++++++++++++++++++++= ++++- > >>>>> 7 files changed, 369 insertions(+), 1 deletion(-) > >>>>> > >> _______________________________________________ > >> mesa-dev mailing list > >> mesa-dev@lists.freedesktop.org > >> https://nam11.safelinks.protection.outlook.com/?url=3Dhttps%3A%2F%2Fli= sts.freedesktop.org%2Fmailman%2Flistinfo%2Fmesa-dev&data=3D04%7C01%7Cch= ristian.koenig%40amd.com%7Cf8e28d7c4683432bf24008d931ca5a63%7C3dd8961fe4884= e608e11a82d994e183d%7C0%7C0%7C637595567453821101%7CUnknown%7CTWFpbGZsb3d8ey= JWIjoiMC4wLjAwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVCI6Mn0%3D%7C1000&= ;sdata=3DQxQDoUKzo57tmQxD0aEjPs8ATpCOBQiQ5W%2FDh8dbEqU%3D&reserved=3D0 > --=20 Daniel Vetter Software Engineer, Intel Corporation http://blog.ffwll.ch