From mboxrd@z Thu Jan 1 00:00:00 1970 From: Joe Hershberger Date: Mon, 25 Feb 2019 18:25:13 +0000 Subject: [U-Boot] [PATCH v3 2/7] ARM: k2g-gp-evm: update to rgmii pinmux configuration In-Reply-To: <20190221170207.17808-3-m-karicheri2@ti.com> References: <20190221170207.17808-1-m-karicheri2@ti.com> <20190221170207.17808-3-m-karicheri2@ti.com> Message-ID: List-Id: MIME-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit To: u-boot@lists.denx.de On Thu, Feb 21, 2019 at 11:00 AM Murali Karicheri wrote: > > This patch updates pinmux configuration for K2G GP EVM based on > data generated by the pinmux tool at > https://dev.ti.com/pinmux/app.html#/default > > Signed-off-by: Murali Karicheri > Reviewed-by: Lokesh Vutla > --- > board/ti/ks2_evm/mux-k2g.h | 32 +++++++++++++++++--------------- > 1 file changed, 17 insertions(+), 15 deletions(-) > > diff --git a/board/ti/ks2_evm/mux-k2g.h b/board/ti/ks2_evm/mux-k2g.h > index 8c184a85ae..89c49f9e4f 100644 > --- a/board/ti/ks2_evm/mux-k2g.h > +++ b/board/ti/ks2_evm/mux-k2g.h > @@ -125,21 +125,23 @@ struct pin_cfg k2g_evm_pin_cfg[] = { > { 70, MODE(0) }, /* SOC_MMC1_SDWP */ > { 71, MODE(0) }, /* MMC1POW TP124 */ > > - /* RGMII */ > - { 72, MODE(1) | PIN_IEN }, /* SOC_RGMII_RXCLK */ > - { 77, MODE(1) | PIN_IEN }, /* SOC_RGMII_RXD3 */ > - { 78, MODE(1) | PIN_IEN }, /* SOC_RGMII_RXD2 */ > - { 79, MODE(1) | PIN_IEN }, /* SOC_RGMII_RXD1 */ > - { 80, MODE(1) | PIN_IEN }, /* SOC_RGMII_RXD0 */ > - { 81, MODE(1) | PIN_IEN }, /* SOC_RGMII_RXCTL */ > - { 85, MODE(1) }, /* SOC_RGMII_TXCLK */ > - { 91, MODE(1) }, /* SOC_RGMII_TXD3 */ > - { 92, MODE(1) }, /* SOC_RGMII_TXD2 */ > - { 93, MODE(1) }, /* SOC_RGMII_TXD1 */ > - { 94, MODE(1) }, /* SOC_RGMII_TXD0 */ > - { 95, MODE(1) }, /* SOC_RGMII_TXCTL */ > - { 98, MODE(0) }, /* SOC_MDIO_DATA */ > - { 99, MODE(0) }, /* SOC_MDIO_CLK */ > + /* EMAC */ > + { 79, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_RXD1 */ > + { 78, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_RXD2 */ > + { 77, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_RXD3 */ > + { 80, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_RXD0 */ > + { 94, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_TXD0 */ > + { 93, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_TXD1 */ > + { 92, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_TXD2 */ > + { 91, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_TXD3 */ > + { 85, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_TXC */ > + { 95, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_TXCTL */ > + { 72, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_RXC */ Please sort by pin number. > + { 81, BUFFER_CLASS_D | PIN_PDIS | MODE(1) }, /* RGMII_RXCTL */ > + > + /* MDIO */ > + { 99, BUFFER_CLASS_B | PIN_PDIS | MODE(0) }, /* MDIO_CLK */ > + { 98, BUFFER_CLASS_B | PIN_PDIS | MODE(0) }, /* MDIO_DATA */ > > /* PWM */ > { 73, MODE(4) }, /* SOC_EHRPWM3A */ > -- > 2.17.0 > > _______________________________________________ > U-Boot mailing list > U-Boot at lists.denx.de > https://lists.denx.de/listinfo/u-boot