From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-13.1 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_PATCH,MAILING_LIST_MULTI,NICE_REPLY_A,SIGNED_OFF_BY,SPF_HELO_NONE, SPF_PASS,URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 65F95C433E0 for ; Fri, 7 Aug 2020 16:26:30 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 41B5B21744 for ; Fri, 7 Aug 2020 16:26:30 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=nvidia.com header.i=@nvidia.com header.b="R9l/r4OW" Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726013AbgHGQ03 (ORCPT ); Fri, 7 Aug 2020 12:26:29 -0400 Received: from hqnvemgate24.nvidia.com ([216.228.121.143]:15425 "EHLO hqnvemgate24.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725900AbgHGQ02 (ORCPT ); Fri, 7 Aug 2020 12:26:28 -0400 Received: from hqpgpgate102.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate24.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Fri, 07 Aug 2020 09:24:47 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate102.nvidia.com (PGP Universal service); Fri, 07 Aug 2020 09:26:28 -0700 X-PGP-Universal: processed; by hqpgpgate102.nvidia.com on Fri, 07 Aug 2020 09:26:28 -0700 Received: from [10.26.73.183] (10.124.1.5) by HQMAIL107.nvidia.com (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Fri, 7 Aug 2020 16:26:21 +0000 Subject: Re: [Patch v2 4/4] arm64: tegra: Add GPCDMA node in dt To: Rajesh Gumasta , , , , , , , , CC: References: <1596699006-9934-1-git-send-email-rgumasta@nvidia.com> <1596699006-9934-5-git-send-email-rgumasta@nvidia.com> From: Jon Hunter Message-ID: Date: Fri, 7 Aug 2020 17:26:19 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.10.0 MIME-Version: 1.0 In-Reply-To: <1596699006-9934-5-git-send-email-rgumasta@nvidia.com> X-Originating-IP: [10.124.1.5] X-ClientProxiedBy: HQMAIL101.nvidia.com (172.20.187.10) To HQMAIL107.nvidia.com (172.20.187.13) Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1596817487; bh=5g/lNqVuaLfOFj0Ctj7+3HTboaH0OPONy4VZqvOuKRY=; h=X-PGP-Universal:Subject:To:CC:References:From:Message-ID:Date: User-Agent:MIME-Version:In-Reply-To:X-Originating-IP: X-ClientProxiedBy:Content-Type:Content-Language: Content-Transfer-Encoding; b=R9l/r4OWJP998wyd3lRjD8zbdgdoAP6FGyYfs5IXb/pJ7PEe8zC1MAV+rVDMPd84b r7xAts/WzOfn6PILB9YACFP1EPFDeaTT8usqDtzyjbiULoI13ygK2t/8+Zfc2hHXhs Esjn8qS+YJuw5OExK2+e7oS6O+5eZNvoDAoQygl/a3QS+tf/TvROCHkqrGTkOLp/ZH TfcL/H7BRP13RK7bXBeKuBs6lc8e9aEhHIufbcwJomgSFmajoCuyMeBNTcv5em9ZEF ezguxq2Pnv/br3RIGqHx4Tk2F6q6y2Z0SZPucs+VTI9cWRtcmQislspcWuYg8qaFUt 9F1FdO28GTZCg== Sender: dmaengine-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: dmaengine@vger.kernel.org On 06/08/2020 08:30, Rajesh Gumasta wrote: > Add device tree node for GPCDMA controller on Tegra186 target > and Tegra194 target. > > Signed-off-by: Rajesh Gumasta > --- > arch/arm64/boot/dts/nvidia/tegra186-p3310.dtsi | 4 +++ > arch/arm64/boot/dts/nvidia/tegra186.dtsi | 46 ++++++++++++++++++++++++++ > arch/arm64/boot/dts/nvidia/tegra194.dtsi | 44 ++++++++++++++++++++++++ > 3 files changed, 94 insertions(+) > > diff --git a/arch/arm64/boot/dts/nvidia/tegra186-p3310.dtsi b/arch/arm64/boot/dts/nvidia/tegra186-p3310.dtsi > index 2fcaa2e..56ed8d8 100644 > --- a/arch/arm64/boot/dts/nvidia/tegra186-p3310.dtsi > +++ b/arch/arm64/boot/dts/nvidia/tegra186-p3310.dtsi > @@ -54,6 +54,10 @@ > }; > }; > > + dma@2600000 { > + status = "okay"; > + }; > + > memory-controller@2c00000 { > status = "okay"; > }; > diff --git a/arch/arm64/boot/dts/nvidia/tegra186.dtsi b/arch/arm64/boot/dts/nvidia/tegra186.dtsi > index 58100fb..91bb17e 100644 > --- a/arch/arm64/boot/dts/nvidia/tegra186.dtsi > +++ b/arch/arm64/boot/dts/nvidia/tegra186.dtsi > @@ -70,6 +70,52 @@ > snps,rxpbl = <8>; > }; > > + gpcdma: dma@2600000 { > + compatible = "nvidia,tegra186-gpcdma"; > + reg = <0x0 0x2600000 0x0 0x210000>; > + resets = <&bpmp TEGRA186_RESET_GPCDMA>; > + reset-names = "gpcdma"; > + interrupts = , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + , > + ; > + #dma-cells = <1>; > + iommus = <&smmu TEGRA186_SID_GPCDMA_0>; > + dma-coherent; > + nvidia,start-dma-channel-index = <1>; > + dma-channels = <31>; The above two properties are not mentioned in the dt-binding doc. I really don't think we want these, especially the first as this is not describing the h/w. Jon -- nvpublic