* [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
@ 2018-11-06 9:25 ` Neil Armstrong
0 siblings, 0 replies; 12+ messages in thread
From: Neil Armstrong @ 2018-11-06 9:25 UTC (permalink / raw)
To: linus-amlogic
The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
This driver, ported from the Linux meson-spi-spifc driver, add support
for this controller on the Amlogic Meson GX SoCs in U-Boot.
Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
---
drivers/spi/Kconfig | 8 +
drivers/spi/Makefile | 1 +
drivers/spi/meson_spifc.c | 368 ++++++++++++++++++++++++++++++++++++++++++++++
3 files changed, 377 insertions(+)
create mode 100644 drivers/spi/meson_spifc.c
diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig
index 516188e..838a007 100644
--- a/drivers/spi/Kconfig
+++ b/drivers/spi/Kconfig
@@ -116,6 +116,14 @@ config ICH_SPI
access the SPI NOR flash on platforms embedding this Intel
ICH IP core.
+config MESON_SPIFC
+ bool "Amlogic Meson SPI Flash Controller driver"
+ depends on ARCH_MESON
+ help
+ Enable the Amlogic Meson SPI Flash Controller SPIFC) driver.
+ This driver can be used to access the SPI NOR flash chips on
+ Amlogic Meson SoCs.
+
config MT7621_SPI
bool "MediaTek MT7621 SPI driver"
depends on ARCH_MT7620
diff --git a/drivers/spi/Makefile b/drivers/spi/Makefile
index 7242ea7..67b42da 100644
--- a/drivers/spi/Makefile
+++ b/drivers/spi/Makefile
@@ -31,6 +31,7 @@ obj-$(CONFIG_FSL_QSPI) += fsl_qspi.o
obj-$(CONFIG_ICH_SPI) += ich.o
obj-$(CONFIG_KIRKWOOD_SPI) += kirkwood_spi.o
obj-$(CONFIG_LPC32XX_SSP) += lpc32xx_ssp.o
+obj-$(CONFIG_MESON_SPIFC) += meson_spifc.o
obj-$(CONFIG_MPC8XX_SPI) += mpc8xx_spi.o
obj-$(CONFIG_MPC8XXX_SPI) += mpc8xxx_spi.o
obj-$(CONFIG_MT7621_SPI) += mt7621_spi.o
diff --git a/drivers/spi/meson_spifc.c b/drivers/spi/meson_spifc.c
new file mode 100644
index 0000000..6fd3d1a
--- /dev/null
+++ b/drivers/spi/meson_spifc.c
@@ -0,0 +1,368 @@
+// SPDX-License-Identifier: GPL-2.0+
+/*
+ * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
+ * Copyright (C) 2018 BayLibre, SAS
+ * Author: Neil Armstrong <narmstrong@baylibre.com>
+ *
+ * Amlogic Meson SPI Flash Controller driver
+ */
+
+#include <common.h>
+#include <spi.h>
+#include <clk.h>
+#include <dm.h>
+#include <regmap.h>
+#include <errno.h>
+#include <asm/io.h>
+#include <linux/bitfield.h>
+
+/* register map */
+#define REG_CMD 0x00
+#define REG_ADDR 0x04
+#define REG_CTRL 0x08
+#define REG_CTRL1 0x0c
+#define REG_STATUS 0x10
+#define REG_CTRL2 0x14
+#define REG_CLOCK 0x18
+#define REG_USER 0x1c
+#define REG_USER1 0x20
+#define REG_USER2 0x24
+#define REG_USER3 0x28
+#define REG_USER4 0x2c
+#define REG_SLAVE 0x30
+#define REG_SLAVE1 0x34
+#define REG_SLAVE2 0x38
+#define REG_SLAVE3 0x3c
+#define REG_C0 0x40
+#define REG_B8 0x60
+#define REG_MAX 0x7c
+
+/* register fields */
+#define CMD_USER BIT(18)
+#define CTRL_ENABLE_AHB BIT(17)
+#define CLOCK_SOURCE BIT(31)
+#define CLOCK_DIV_SHIFT 12
+#define CLOCK_DIV_MASK (0x3f << CLOCK_DIV_SHIFT)
+#define CLOCK_CNT_HIGH_SHIFT 6
+#define CLOCK_CNT_HIGH_MASK (0x3f << CLOCK_CNT_HIGH_SHIFT)
+#define CLOCK_CNT_LOW_SHIFT 0
+#define CLOCK_CNT_LOW_MASK (0x3f << CLOCK_CNT_LOW_SHIFT)
+#define USER_DIN_EN_MS BIT(0)
+#define USER_CMP_MODE BIT(2)
+#define USER_CLK_NOT_INV BIT(7)
+#define USER_UC_DOUT_SEL BIT(27)
+#define USER_UC_DIN_SEL BIT(28)
+#define USER_UC_MASK ((BIT(5) - 1) << 27)
+#define USER1_BN_UC_DOUT_SHIFT 17
+#define USER1_BN_UC_DOUT_MASK (0xff << 16)
+#define USER1_BN_UC_DIN_SHIFT 8
+#define USER1_BN_UC_DIN_MASK (0xff << 8)
+#define USER4_CS_POL_HIGH BIT(23)
+#define USER4_IDLE_CLK_HIGH BIT(29)
+#define USER4_CS_ACT BIT(30)
+#define SLAVE_TRST_DONE BIT(4)
+#define SLAVE_OP_MODE BIT(30)
+#define SLAVE_SW_RST BIT(31)
+
+#define SPIFC_BUFFER_SIZE 64
+
+struct meson_spifc_priv {
+ struct regmap *regmap;
+ struct clk clk;
+};
+
+/**
+ * meson_spifc_wait_ready() - wait for the current operation to terminate
+ * @spifc: the Meson SPI device
+ * Return: 0 on success, a negative value on error
+ */
+static int meson_spifc_wait_ready(struct meson_spifc_priv *spifc)
+{
+ u32 data;
+ ulong tbase = get_timer(0);
+
+ do {
+ regmap_read(spifc->regmap, REG_SLAVE, &data);
+ if (data & SLAVE_TRST_DONE)
+ return 0;
+ } while (get_timer(tbase) < 5 * CONFIG_SYS_HZ);
+
+ return -ETIMEDOUT;
+}
+
+/**
+ * meson_spifc_drain_buffer() - copy data from device buffer to memory
+ * @spifc: the Meson SPI device
+ * @buf: the destination buffer
+ * @len: number of bytes to copy
+ */
+static void meson_spifc_drain_buffer(struct meson_spifc_priv *spifc,
+ u8 *buf, int len)
+{
+ u32 data;
+ int i = 0;
+
+ while (i < len) {
+ regmap_read(spifc->regmap, REG_C0 + i, &data);
+
+ if (len - i >= 4) {
+ *((u32 *)buf) = data;
+ buf += 4;
+ } else {
+ memcpy(buf, &data, len - i);
+ break;
+ }
+ i += 4;
+ }
+}
+
+/**
+ * meson_spifc_fill_buffer() - copy data from memory to device buffer
+ * @spifc: the Meson SPI device
+ * @buf: the source buffer
+ * @len: number of bytes to copy
+ */
+static void meson_spifc_fill_buffer(struct meson_spifc_priv *spifc,
+ const u8 *buf, int len)
+{
+ u32 data = 0;
+ int i = 0;
+
+ while (i < len) {
+ if (len - i >= 4)
+ data = *(u32 *)buf;
+ else
+ memcpy(&data, buf, len - i);
+
+ regmap_write(spifc->regmap, REG_C0 + i, data);
+
+ buf += 4;
+ i += 4;
+ }
+}
+
+/**
+ * meson_spifc_txrx() - transfer a chunk of data
+ * @spifc: the Meson SPI device
+ * @dout: data buffer for TX
+ * @din: data buffer for RX
+ * @offset: offset of the data to transfer
+ * @len: length of the data to transfer
+ * @last_xfer: whether this is the last transfer of the message
+ * @last_chunk: whether this is the last chunk of the transfer
+ * Return: 0 on success, a negative value on error
+ */
+static int meson_spifc_txrx(struct meson_spifc_priv *spifc,
+ const u8 *dout, u8 *din, int offset,
+ int len, bool last_xfer, bool last_chunk)
+{
+ bool keep_cs = true;
+ int ret;
+
+ if (dout)
+ meson_spifc_fill_buffer(spifc, dout + offset, len);
+
+ /* enable DOUT stage */
+ regmap_update_bits(spifc->regmap, REG_USER, USER_UC_MASK,
+ USER_UC_DOUT_SEL);
+ regmap_write(spifc->regmap, REG_USER1,
+ (8 * len - 1) << USER1_BN_UC_DOUT_SHIFT);
+
+ /* enable data input during DOUT */
+ regmap_update_bits(spifc->regmap, REG_USER, USER_DIN_EN_MS,
+ USER_DIN_EN_MS);
+
+ if (last_chunk && last_xfer)
+ keep_cs = false;
+
+ regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_ACT,
+ keep_cs ? USER4_CS_ACT : 0);
+
+ /* clear transition done bit */
+ regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_TRST_DONE, 0);
+ /* start transfer */
+ regmap_update_bits(spifc->regmap, REG_CMD, CMD_USER, CMD_USER);
+
+ ret = meson_spifc_wait_ready(spifc);
+
+ if (!ret && din)
+ meson_spifc_drain_buffer(spifc, din + offset, len);
+
+ return ret;
+}
+
+/**
+ * meson_spifc_claim_bus() - claim the SPI bus
+ * @dev: the SPI controller device
+ */
+static int meson_spifc_claim_bus(struct udevice *slave)
+{
+ struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
+ int ret;
+
+ ret = clk_enable(&spifc->clk);
+ if (ret)
+ return ret;
+
+ return 0;
+}
+
+/**
+ * meson_spifc_release_bus() - release the SPI bus
+ * @dev: the SPI controller device
+ */
+static int meson_spifc_release_bus(struct udevice *slave)
+{
+ struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
+
+ return clk_disable(&spifc->clk);
+}
+
+/**
+ * meson_spifc_xfer() - perform a single transfer
+ * @dev: the SPI controller device
+ * @bitlen: length of the transfer
+ * @dout: data buffer for TX
+ * @din: data buffer for RX
+ * @flags: transfer flags
+ * Return: 0 on success, a negative value on error
+ */
+static int meson_spifc_xfer(struct udevice *slave, unsigned int bitlen,
+ const void *dout, void *din, unsigned long flags)
+{
+ struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
+ int blen = bitlen / 8;
+ int len, done = 0, ret = 0;
+
+ if (bitlen % 8)
+ return -EINVAL;
+
+ debug("xfer len %d (%d) dout %p din %p\n", bitlen, blen, dout, din);
+
+ regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB, 0);
+
+ while (done < blen && !ret) {
+ len = min_t(int, blen - done, SPIFC_BUFFER_SIZE);
+ ret = meson_spifc_txrx(spifc, dout, din, done, len,
+ flags & SPI_XFER_END,
+ done + len >= blen);
+ done += len;
+ }
+
+ regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB,
+ CTRL_ENABLE_AHB);
+
+ return ret;
+}
+
+/**
+ * meson_spifc_set_speed() - program the clock divider
+ * @dev: the SPI controller device
+ * @speed: desired speed in Hz
+ */
+static int meson_spifc_set_speed(struct udevice *dev, uint speed)
+{
+ struct meson_spifc_priv *spifc = dev_get_priv(dev);
+ unsigned long parent, value;
+ int n;
+
+ parent = clk_get_rate(&spifc->clk);
+ n = max_t(int, parent / speed - 1, 1);
+
+ debug("parent %lu, speed %u, n %d\n", parent, speed, n);
+
+ value = (n << CLOCK_DIV_SHIFT) & CLOCK_DIV_MASK;
+ value |= (n << CLOCK_CNT_LOW_SHIFT) & CLOCK_CNT_LOW_MASK;
+ value |= (((n + 1) / 2 - 1) << CLOCK_CNT_HIGH_SHIFT) &
+ CLOCK_CNT_HIGH_MASK;
+
+ regmap_write(spifc->regmap, REG_CLOCK, value);
+
+ return 0;
+}
+
+/**
+ * meson_spifc_set_mode() - setups the SPI bus mode
+ * @dev: the SPI controller device
+ * @mode: desired mode bitfield
+ * Return: 0 on success, -ENODEV on error
+ */
+static int meson_spifc_set_mode(struct udevice *dev, uint mode)
+{
+ struct meson_spifc_priv *spifc = dev_get_priv(dev);
+
+ if (mode & (SPI_CPHA | SPI_RX_QUAD | SPI_RX_DUAL |
+ SPI_TX_QUAD | SPI_TX_DUAL))
+ return -ENODEV;
+
+ regmap_update_bits(spifc->regmap, REG_USER, USER_CLK_NOT_INV,
+ mode & SPI_CPOL ? USER_CLK_NOT_INV : 0);
+
+ regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_POL_HIGH,
+ mode & SPI_CS_HIGH ? USER4_CS_POL_HIGH : 0);
+
+ return 0;
+}
+
+/**
+ * meson_spifc_hw_init() - reset and initialize the SPI controller
+ * @spifc: the Meson SPI device
+ */
+static void meson_spifc_hw_init(struct meson_spifc_priv *spifc)
+{
+ /* reset device */
+ regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_SW_RST,
+ SLAVE_SW_RST);
+ /* disable compatible mode */
+ regmap_update_bits(spifc->regmap, REG_USER, USER_CMP_MODE, 0);
+ /* set master mode */
+ regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_OP_MODE, 0);
+}
+
+static const struct dm_spi_ops meson_spifc_ops = {
+ .claim_bus = meson_spifc_claim_bus,
+ .release_bus = meson_spifc_release_bus,
+ .xfer = meson_spifc_xfer,
+ .set_speed = meson_spifc_set_speed,
+ .set_mode = meson_spifc_set_mode,
+};
+
+static int meson_spifc_probe(struct udevice *dev)
+{
+ struct meson_spifc_priv *priv = dev_get_priv(dev);
+ int ret;
+
+ ret = regmap_init_mem(dev_ofnode(dev), &priv->regmap);
+ if (ret)
+ return ret;
+
+ ret = clk_get_by_index(dev, 0, &priv->clk);
+ if (ret)
+ return ret;
+
+ ret = clk_enable(&priv->clk);
+ if (ret)
+ return ret;
+
+ meson_spifc_hw_init(priv);
+
+ ret = clk_disable(&priv->clk);
+ if (ret)
+ return ret;
+
+ return 0;
+}
+
+static const struct udevice_id meson_spifc_ids[] = {
+ { .compatible = "amlogic,meson-gxbb-spifc", },
+ { }
+};
+
+U_BOOT_DRIVER(meson_spifc) = {
+ .name = "meson_spifc",
+ .id = UCLASS_SPI,
+ .of_match = meson_spifc_ids,
+ .ops = &meson_spifc_ops,
+ .probe = meson_spifc_probe,
+ .priv_auto_alloc_size = sizeof(struct meson_spifc_priv),
+};
--
2.7.4
^ permalink raw reply related [flat|nested] 12+ messages in thread
* [U-Boot] [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
2018-11-06 9:25 ` Neil Armstrong
@ 2018-11-06 17:35 ` jbrunet at baylibre.com
-1 siblings, 0 replies; 12+ messages in thread
From: jbrunet at baylibre.com @ 2018-11-06 17:35 UTC (permalink / raw)
To: u-boot
On Tue, 2018-11-06 at 10:25 +0100, Neil Armstrong wrote:
> The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
> This driver, ported from the Linux meson-spi-spifc driver, add support
> for this controller on the Amlogic Meson GX SoCs in U-Boot.
>
> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Tested-by: Jerome Brunet <jbrunet@baylibre.com>
^ permalink raw reply [flat|nested] 12+ messages in thread
* [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
@ 2018-11-06 17:35 ` jbrunet at baylibre.com
0 siblings, 0 replies; 12+ messages in thread
From: jbrunet at baylibre.com @ 2018-11-06 17:35 UTC (permalink / raw)
To: linus-amlogic
On Tue, 2018-11-06 at 10:25 +0100, Neil Armstrong wrote:
> The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
> This driver, ported from the Linux meson-spi-spifc driver, add support
> for this controller on the Amlogic Meson GX SoCs in U-Boot.
>
> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Tested-by: Jerome Brunet <jbrunet@baylibre.com>
^ permalink raw reply [flat|nested] 12+ messages in thread
* [U-Boot] [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
2018-11-06 9:25 ` Neil Armstrong
@ 2018-11-12 14:03 ` Neil Armstrong
-1 siblings, 0 replies; 12+ messages in thread
From: Neil Armstrong @ 2018-11-12 14:03 UTC (permalink / raw)
To: u-boot
Hi,
On 06/11/2018 10:25, Neil Armstrong wrote:
> The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
> This driver, ported from the Linux meson-spi-spifc driver, add support
> for this controller on the Amlogic Meson GX SoCs in U-Boot.
I found a bug in this driver, I'll send a v2 fixing it.
Neil
>
> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
> ---
> drivers/spi/Kconfig | 8 +
> drivers/spi/Makefile | 1 +
> drivers/spi/meson_spifc.c | 368 ++++++++++++++++++++++++++++++++++++++++++++++
> 3 files changed, 377 insertions(+)
> create mode 100644 drivers/spi/meson_spifc.c
>
> diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig
> index 516188e..838a007 100644
> --- a/drivers/spi/Kconfig
> +++ b/drivers/spi/Kconfig
> @@ -116,6 +116,14 @@ config ICH_SPI
> access the SPI NOR flash on platforms embedding this Intel
> ICH IP core.
>
> +config MESON_SPIFC
> + bool "Amlogic Meson SPI Flash Controller driver"
> + depends on ARCH_MESON
> + help
> + Enable the Amlogic Meson SPI Flash Controller SPIFC) driver.
> + This driver can be used to access the SPI NOR flash chips on
> + Amlogic Meson SoCs.
> +
> config MT7621_SPI
> bool "MediaTek MT7621 SPI driver"
> depends on ARCH_MT7620
> diff --git a/drivers/spi/Makefile b/drivers/spi/Makefile
> index 7242ea7..67b42da 100644
> --- a/drivers/spi/Makefile
> +++ b/drivers/spi/Makefile
> @@ -31,6 +31,7 @@ obj-$(CONFIG_FSL_QSPI) += fsl_qspi.o
> obj-$(CONFIG_ICH_SPI) += ich.o
> obj-$(CONFIG_KIRKWOOD_SPI) += kirkwood_spi.o
> obj-$(CONFIG_LPC32XX_SSP) += lpc32xx_ssp.o
> +obj-$(CONFIG_MESON_SPIFC) += meson_spifc.o
> obj-$(CONFIG_MPC8XX_SPI) += mpc8xx_spi.o
> obj-$(CONFIG_MPC8XXX_SPI) += mpc8xxx_spi.o
> obj-$(CONFIG_MT7621_SPI) += mt7621_spi.o
> diff --git a/drivers/spi/meson_spifc.c b/drivers/spi/meson_spifc.c
> new file mode 100644
> index 0000000..6fd3d1a
> --- /dev/null
> +++ b/drivers/spi/meson_spifc.c
> @@ -0,0 +1,368 @@
> +// SPDX-License-Identifier: GPL-2.0+
> +/*
> + * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
> + * Copyright (C) 2018 BayLibre, SAS
> + * Author: Neil Armstrong <narmstrong@baylibre.com>
> + *
> + * Amlogic Meson SPI Flash Controller driver
> + */
> +
> +#include <common.h>
> +#include <spi.h>
> +#include <clk.h>
> +#include <dm.h>
> +#include <regmap.h>
> +#include <errno.h>
> +#include <asm/io.h>
> +#include <linux/bitfield.h>
> +
> +/* register map */
> +#define REG_CMD 0x00
> +#define REG_ADDR 0x04
> +#define REG_CTRL 0x08
> +#define REG_CTRL1 0x0c
> +#define REG_STATUS 0x10
> +#define REG_CTRL2 0x14
> +#define REG_CLOCK 0x18
> +#define REG_USER 0x1c
> +#define REG_USER1 0x20
> +#define REG_USER2 0x24
> +#define REG_USER3 0x28
> +#define REG_USER4 0x2c
> +#define REG_SLAVE 0x30
> +#define REG_SLAVE1 0x34
> +#define REG_SLAVE2 0x38
> +#define REG_SLAVE3 0x3c
> +#define REG_C0 0x40
> +#define REG_B8 0x60
> +#define REG_MAX 0x7c
> +
> +/* register fields */
> +#define CMD_USER BIT(18)
> +#define CTRL_ENABLE_AHB BIT(17)
> +#define CLOCK_SOURCE BIT(31)
> +#define CLOCK_DIV_SHIFT 12
> +#define CLOCK_DIV_MASK (0x3f << CLOCK_DIV_SHIFT)
> +#define CLOCK_CNT_HIGH_SHIFT 6
> +#define CLOCK_CNT_HIGH_MASK (0x3f << CLOCK_CNT_HIGH_SHIFT)
> +#define CLOCK_CNT_LOW_SHIFT 0
> +#define CLOCK_CNT_LOW_MASK (0x3f << CLOCK_CNT_LOW_SHIFT)
> +#define USER_DIN_EN_MS BIT(0)
> +#define USER_CMP_MODE BIT(2)
> +#define USER_CLK_NOT_INV BIT(7)
> +#define USER_UC_DOUT_SEL BIT(27)
> +#define USER_UC_DIN_SEL BIT(28)
> +#define USER_UC_MASK ((BIT(5) - 1) << 27)
> +#define USER1_BN_UC_DOUT_SHIFT 17
> +#define USER1_BN_UC_DOUT_MASK (0xff << 16)
> +#define USER1_BN_UC_DIN_SHIFT 8
> +#define USER1_BN_UC_DIN_MASK (0xff << 8)
> +#define USER4_CS_POL_HIGH BIT(23)
> +#define USER4_IDLE_CLK_HIGH BIT(29)
> +#define USER4_CS_ACT BIT(30)
> +#define SLAVE_TRST_DONE BIT(4)
> +#define SLAVE_OP_MODE BIT(30)
> +#define SLAVE_SW_RST BIT(31)
> +
> +#define SPIFC_BUFFER_SIZE 64
> +
> +struct meson_spifc_priv {
> + struct regmap *regmap;
> + struct clk clk;
> +};
> +
> +/**
> + * meson_spifc_wait_ready() - wait for the current operation to terminate
> + * @spifc: the Meson SPI device
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_wait_ready(struct meson_spifc_priv *spifc)
> +{
> + u32 data;
> + ulong tbase = get_timer(0);
> +
> + do {
> + regmap_read(spifc->regmap, REG_SLAVE, &data);
> + if (data & SLAVE_TRST_DONE)
> + return 0;
> + } while (get_timer(tbase) < 5 * CONFIG_SYS_HZ);
> +
> + return -ETIMEDOUT;
> +}
> +
> +/**
> + * meson_spifc_drain_buffer() - copy data from device buffer to memory
> + * @spifc: the Meson SPI device
> + * @buf: the destination buffer
> + * @len: number of bytes to copy
> + */
> +static void meson_spifc_drain_buffer(struct meson_spifc_priv *spifc,
> + u8 *buf, int len)
> +{
> + u32 data;
> + int i = 0;
> +
> + while (i < len) {
> + regmap_read(spifc->regmap, REG_C0 + i, &data);
> +
> + if (len - i >= 4) {
> + *((u32 *)buf) = data;
> + buf += 4;
> + } else {
> + memcpy(buf, &data, len - i);
> + break;
> + }
> + i += 4;
> + }
> +}
> +
> +/**
> + * meson_spifc_fill_buffer() - copy data from memory to device buffer
> + * @spifc: the Meson SPI device
> + * @buf: the source buffer
> + * @len: number of bytes to copy
> + */
> +static void meson_spifc_fill_buffer(struct meson_spifc_priv *spifc,
> + const u8 *buf, int len)
> +{
> + u32 data = 0;
> + int i = 0;
> +
> + while (i < len) {
> + if (len - i >= 4)
> + data = *(u32 *)buf;
> + else
> + memcpy(&data, buf, len - i);
> +
> + regmap_write(spifc->regmap, REG_C0 + i, data);
> +
> + buf += 4;
> + i += 4;
> + }
> +}
> +
> +/**
> + * meson_spifc_txrx() - transfer a chunk of data
> + * @spifc: the Meson SPI device
> + * @dout: data buffer for TX
> + * @din: data buffer for RX
> + * @offset: offset of the data to transfer
> + * @len: length of the data to transfer
> + * @last_xfer: whether this is the last transfer of the message
> + * @last_chunk: whether this is the last chunk of the transfer
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_txrx(struct meson_spifc_priv *spifc,
> + const u8 *dout, u8 *din, int offset,
> + int len, bool last_xfer, bool last_chunk)
> +{
> + bool keep_cs = true;
> + int ret;
> +
> + if (dout)
> + meson_spifc_fill_buffer(spifc, dout + offset, len);
> +
> + /* enable DOUT stage */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_UC_MASK,
> + USER_UC_DOUT_SEL);
> + regmap_write(spifc->regmap, REG_USER1,
> + (8 * len - 1) << USER1_BN_UC_DOUT_SHIFT);
> +
> + /* enable data input during DOUT */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_DIN_EN_MS,
> + USER_DIN_EN_MS);
> +
> + if (last_chunk && last_xfer)
> + keep_cs = false;
> +
> + regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_ACT,
> + keep_cs ? USER4_CS_ACT : 0);
> +
> + /* clear transition done bit */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_TRST_DONE, 0);
> + /* start transfer */
> + regmap_update_bits(spifc->regmap, REG_CMD, CMD_USER, CMD_USER);
> +
> + ret = meson_spifc_wait_ready(spifc);
> +
> + if (!ret && din)
> + meson_spifc_drain_buffer(spifc, din + offset, len);
> +
> + return ret;
> +}
> +
> +/**
> + * meson_spifc_claim_bus() - claim the SPI bus
> + * @dev: the SPI controller device
> + */
> +static int meson_spifc_claim_bus(struct udevice *slave)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> + int ret;
> +
> + ret = clk_enable(&spifc->clk);
> + if (ret)
> + return ret;
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_release_bus() - release the SPI bus
> + * @dev: the SPI controller device
> + */
> +static int meson_spifc_release_bus(struct udevice *slave)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> +
> + return clk_disable(&spifc->clk);
> +}
> +
> +/**
> + * meson_spifc_xfer() - perform a single transfer
> + * @dev: the SPI controller device
> + * @bitlen: length of the transfer
> + * @dout: data buffer for TX
> + * @din: data buffer for RX
> + * @flags: transfer flags
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_xfer(struct udevice *slave, unsigned int bitlen,
> + const void *dout, void *din, unsigned long flags)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> + int blen = bitlen / 8;
> + int len, done = 0, ret = 0;
> +
> + if (bitlen % 8)
> + return -EINVAL;
> +
> + debug("xfer len %d (%d) dout %p din %p\n", bitlen, blen, dout, din);
> +
> + regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB, 0);
> +
> + while (done < blen && !ret) {
> + len = min_t(int, blen - done, SPIFC_BUFFER_SIZE);
> + ret = meson_spifc_txrx(spifc, dout, din, done, len,
> + flags & SPI_XFER_END,
> + done + len >= blen);
> + done += len;
> + }
> +
> + regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB,
> + CTRL_ENABLE_AHB);
> +
> + return ret;
> +}
> +
> +/**
> + * meson_spifc_set_speed() - program the clock divider
> + * @dev: the SPI controller device
> + * @speed: desired speed in Hz
> + */
> +static int meson_spifc_set_speed(struct udevice *dev, uint speed)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(dev);
> + unsigned long parent, value;
> + int n;
> +
> + parent = clk_get_rate(&spifc->clk);
> + n = max_t(int, parent / speed - 1, 1);
> +
> + debug("parent %lu, speed %u, n %d\n", parent, speed, n);
> +
> + value = (n << CLOCK_DIV_SHIFT) & CLOCK_DIV_MASK;
> + value |= (n << CLOCK_CNT_LOW_SHIFT) & CLOCK_CNT_LOW_MASK;
> + value |= (((n + 1) / 2 - 1) << CLOCK_CNT_HIGH_SHIFT) &
> + CLOCK_CNT_HIGH_MASK;
> +
> + regmap_write(spifc->regmap, REG_CLOCK, value);
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_set_mode() - setups the SPI bus mode
> + * @dev: the SPI controller device
> + * @mode: desired mode bitfield
> + * Return: 0 on success, -ENODEV on error
> + */
> +static int meson_spifc_set_mode(struct udevice *dev, uint mode)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(dev);
> +
> + if (mode & (SPI_CPHA | SPI_RX_QUAD | SPI_RX_DUAL |
> + SPI_TX_QUAD | SPI_TX_DUAL))
> + return -ENODEV;
> +
> + regmap_update_bits(spifc->regmap, REG_USER, USER_CLK_NOT_INV,
> + mode & SPI_CPOL ? USER_CLK_NOT_INV : 0);
> +
> + regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_POL_HIGH,
> + mode & SPI_CS_HIGH ? USER4_CS_POL_HIGH : 0);
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_hw_init() - reset and initialize the SPI controller
> + * @spifc: the Meson SPI device
> + */
> +static void meson_spifc_hw_init(struct meson_spifc_priv *spifc)
> +{
> + /* reset device */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_SW_RST,
> + SLAVE_SW_RST);
> + /* disable compatible mode */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_CMP_MODE, 0);
> + /* set master mode */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_OP_MODE, 0);
> +}
> +
> +static const struct dm_spi_ops meson_spifc_ops = {
> + .claim_bus = meson_spifc_claim_bus,
> + .release_bus = meson_spifc_release_bus,
> + .xfer = meson_spifc_xfer,
> + .set_speed = meson_spifc_set_speed,
> + .set_mode = meson_spifc_set_mode,
> +};
> +
> +static int meson_spifc_probe(struct udevice *dev)
> +{
> + struct meson_spifc_priv *priv = dev_get_priv(dev);
> + int ret;
> +
> + ret = regmap_init_mem(dev_ofnode(dev), &priv->regmap);
> + if (ret)
> + return ret;
> +
> + ret = clk_get_by_index(dev, 0, &priv->clk);
> + if (ret)
> + return ret;
> +
> + ret = clk_enable(&priv->clk);
> + if (ret)
> + return ret;
> +
> + meson_spifc_hw_init(priv);
> +
> + ret = clk_disable(&priv->clk);
> + if (ret)
> + return ret;
> +
> + return 0;
> +}
> +
> +static const struct udevice_id meson_spifc_ids[] = {
> + { .compatible = "amlogic,meson-gxbb-spifc", },
> + { }
> +};
> +
> +U_BOOT_DRIVER(meson_spifc) = {
> + .name = "meson_spifc",
> + .id = UCLASS_SPI,
> + .of_match = meson_spifc_ids,
> + .ops = &meson_spifc_ops,
> + .probe = meson_spifc_probe,
> + .priv_auto_alloc_size = sizeof(struct meson_spifc_priv),
> +};
>
^ permalink raw reply [flat|nested] 12+ messages in thread
* [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
@ 2018-11-12 14:03 ` Neil Armstrong
0 siblings, 0 replies; 12+ messages in thread
From: Neil Armstrong @ 2018-11-12 14:03 UTC (permalink / raw)
To: linus-amlogic
Hi,
On 06/11/2018 10:25, Neil Armstrong wrote:
> The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
> This driver, ported from the Linux meson-spi-spifc driver, add support
> for this controller on the Amlogic Meson GX SoCs in U-Boot.
I found a bug in this driver, I'll send a v2 fixing it.
Neil
>
> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
> ---
> drivers/spi/Kconfig | 8 +
> drivers/spi/Makefile | 1 +
> drivers/spi/meson_spifc.c | 368 ++++++++++++++++++++++++++++++++++++++++++++++
> 3 files changed, 377 insertions(+)
> create mode 100644 drivers/spi/meson_spifc.c
>
> diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig
> index 516188e..838a007 100644
> --- a/drivers/spi/Kconfig
> +++ b/drivers/spi/Kconfig
> @@ -116,6 +116,14 @@ config ICH_SPI
> access the SPI NOR flash on platforms embedding this Intel
> ICH IP core.
>
> +config MESON_SPIFC
> + bool "Amlogic Meson SPI Flash Controller driver"
> + depends on ARCH_MESON
> + help
> + Enable the Amlogic Meson SPI Flash Controller SPIFC) driver.
> + This driver can be used to access the SPI NOR flash chips on
> + Amlogic Meson SoCs.
> +
> config MT7621_SPI
> bool "MediaTek MT7621 SPI driver"
> depends on ARCH_MT7620
> diff --git a/drivers/spi/Makefile b/drivers/spi/Makefile
> index 7242ea7..67b42da 100644
> --- a/drivers/spi/Makefile
> +++ b/drivers/spi/Makefile
> @@ -31,6 +31,7 @@ obj-$(CONFIG_FSL_QSPI) += fsl_qspi.o
> obj-$(CONFIG_ICH_SPI) += ich.o
> obj-$(CONFIG_KIRKWOOD_SPI) += kirkwood_spi.o
> obj-$(CONFIG_LPC32XX_SSP) += lpc32xx_ssp.o
> +obj-$(CONFIG_MESON_SPIFC) += meson_spifc.o
> obj-$(CONFIG_MPC8XX_SPI) += mpc8xx_spi.o
> obj-$(CONFIG_MPC8XXX_SPI) += mpc8xxx_spi.o
> obj-$(CONFIG_MT7621_SPI) += mt7621_spi.o
> diff --git a/drivers/spi/meson_spifc.c b/drivers/spi/meson_spifc.c
> new file mode 100644
> index 0000000..6fd3d1a
> --- /dev/null
> +++ b/drivers/spi/meson_spifc.c
> @@ -0,0 +1,368 @@
> +// SPDX-License-Identifier: GPL-2.0+
> +/*
> + * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
> + * Copyright (C) 2018 BayLibre, SAS
> + * Author: Neil Armstrong <narmstrong@baylibre.com>
> + *
> + * Amlogic Meson SPI Flash Controller driver
> + */
> +
> +#include <common.h>
> +#include <spi.h>
> +#include <clk.h>
> +#include <dm.h>
> +#include <regmap.h>
> +#include <errno.h>
> +#include <asm/io.h>
> +#include <linux/bitfield.h>
> +
> +/* register map */
> +#define REG_CMD 0x00
> +#define REG_ADDR 0x04
> +#define REG_CTRL 0x08
> +#define REG_CTRL1 0x0c
> +#define REG_STATUS 0x10
> +#define REG_CTRL2 0x14
> +#define REG_CLOCK 0x18
> +#define REG_USER 0x1c
> +#define REG_USER1 0x20
> +#define REG_USER2 0x24
> +#define REG_USER3 0x28
> +#define REG_USER4 0x2c
> +#define REG_SLAVE 0x30
> +#define REG_SLAVE1 0x34
> +#define REG_SLAVE2 0x38
> +#define REG_SLAVE3 0x3c
> +#define REG_C0 0x40
> +#define REG_B8 0x60
> +#define REG_MAX 0x7c
> +
> +/* register fields */
> +#define CMD_USER BIT(18)
> +#define CTRL_ENABLE_AHB BIT(17)
> +#define CLOCK_SOURCE BIT(31)
> +#define CLOCK_DIV_SHIFT 12
> +#define CLOCK_DIV_MASK (0x3f << CLOCK_DIV_SHIFT)
> +#define CLOCK_CNT_HIGH_SHIFT 6
> +#define CLOCK_CNT_HIGH_MASK (0x3f << CLOCK_CNT_HIGH_SHIFT)
> +#define CLOCK_CNT_LOW_SHIFT 0
> +#define CLOCK_CNT_LOW_MASK (0x3f << CLOCK_CNT_LOW_SHIFT)
> +#define USER_DIN_EN_MS BIT(0)
> +#define USER_CMP_MODE BIT(2)
> +#define USER_CLK_NOT_INV BIT(7)
> +#define USER_UC_DOUT_SEL BIT(27)
> +#define USER_UC_DIN_SEL BIT(28)
> +#define USER_UC_MASK ((BIT(5) - 1) << 27)
> +#define USER1_BN_UC_DOUT_SHIFT 17
> +#define USER1_BN_UC_DOUT_MASK (0xff << 16)
> +#define USER1_BN_UC_DIN_SHIFT 8
> +#define USER1_BN_UC_DIN_MASK (0xff << 8)
> +#define USER4_CS_POL_HIGH BIT(23)
> +#define USER4_IDLE_CLK_HIGH BIT(29)
> +#define USER4_CS_ACT BIT(30)
> +#define SLAVE_TRST_DONE BIT(4)
> +#define SLAVE_OP_MODE BIT(30)
> +#define SLAVE_SW_RST BIT(31)
> +
> +#define SPIFC_BUFFER_SIZE 64
> +
> +struct meson_spifc_priv {
> + struct regmap *regmap;
> + struct clk clk;
> +};
> +
> +/**
> + * meson_spifc_wait_ready() - wait for the current operation to terminate
> + * @spifc: the Meson SPI device
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_wait_ready(struct meson_spifc_priv *spifc)
> +{
> + u32 data;
> + ulong tbase = get_timer(0);
> +
> + do {
> + regmap_read(spifc->regmap, REG_SLAVE, &data);
> + if (data & SLAVE_TRST_DONE)
> + return 0;
> + } while (get_timer(tbase) < 5 * CONFIG_SYS_HZ);
> +
> + return -ETIMEDOUT;
> +}
> +
> +/**
> + * meson_spifc_drain_buffer() - copy data from device buffer to memory
> + * @spifc: the Meson SPI device
> + * @buf: the destination buffer
> + * @len: number of bytes to copy
> + */
> +static void meson_spifc_drain_buffer(struct meson_spifc_priv *spifc,
> + u8 *buf, int len)
> +{
> + u32 data;
> + int i = 0;
> +
> + while (i < len) {
> + regmap_read(spifc->regmap, REG_C0 + i, &data);
> +
> + if (len - i >= 4) {
> + *((u32 *)buf) = data;
> + buf += 4;
> + } else {
> + memcpy(buf, &data, len - i);
> + break;
> + }
> + i += 4;
> + }
> +}
> +
> +/**
> + * meson_spifc_fill_buffer() - copy data from memory to device buffer
> + * @spifc: the Meson SPI device
> + * @buf: the source buffer
> + * @len: number of bytes to copy
> + */
> +static void meson_spifc_fill_buffer(struct meson_spifc_priv *spifc,
> + const u8 *buf, int len)
> +{
> + u32 data = 0;
> + int i = 0;
> +
> + while (i < len) {
> + if (len - i >= 4)
> + data = *(u32 *)buf;
> + else
> + memcpy(&data, buf, len - i);
> +
> + regmap_write(spifc->regmap, REG_C0 + i, data);
> +
> + buf += 4;
> + i += 4;
> + }
> +}
> +
> +/**
> + * meson_spifc_txrx() - transfer a chunk of data
> + * @spifc: the Meson SPI device
> + * @dout: data buffer for TX
> + * @din: data buffer for RX
> + * @offset: offset of the data to transfer
> + * @len: length of the data to transfer
> + * @last_xfer: whether this is the last transfer of the message
> + * @last_chunk: whether this is the last chunk of the transfer
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_txrx(struct meson_spifc_priv *spifc,
> + const u8 *dout, u8 *din, int offset,
> + int len, bool last_xfer, bool last_chunk)
> +{
> + bool keep_cs = true;
> + int ret;
> +
> + if (dout)
> + meson_spifc_fill_buffer(spifc, dout + offset, len);
> +
> + /* enable DOUT stage */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_UC_MASK,
> + USER_UC_DOUT_SEL);
> + regmap_write(spifc->regmap, REG_USER1,
> + (8 * len - 1) << USER1_BN_UC_DOUT_SHIFT);
> +
> + /* enable data input during DOUT */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_DIN_EN_MS,
> + USER_DIN_EN_MS);
> +
> + if (last_chunk && last_xfer)
> + keep_cs = false;
> +
> + regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_ACT,
> + keep_cs ? USER4_CS_ACT : 0);
> +
> + /* clear transition done bit */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_TRST_DONE, 0);
> + /* start transfer */
> + regmap_update_bits(spifc->regmap, REG_CMD, CMD_USER, CMD_USER);
> +
> + ret = meson_spifc_wait_ready(spifc);
> +
> + if (!ret && din)
> + meson_spifc_drain_buffer(spifc, din + offset, len);
> +
> + return ret;
> +}
> +
> +/**
> + * meson_spifc_claim_bus() - claim the SPI bus
> + * @dev: the SPI controller device
> + */
> +static int meson_spifc_claim_bus(struct udevice *slave)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> + int ret;
> +
> + ret = clk_enable(&spifc->clk);
> + if (ret)
> + return ret;
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_release_bus() - release the SPI bus
> + * @dev: the SPI controller device
> + */
> +static int meson_spifc_release_bus(struct udevice *slave)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> +
> + return clk_disable(&spifc->clk);
> +}
> +
> +/**
> + * meson_spifc_xfer() - perform a single transfer
> + * @dev: the SPI controller device
> + * @bitlen: length of the transfer
> + * @dout: data buffer for TX
> + * @din: data buffer for RX
> + * @flags: transfer flags
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_xfer(struct udevice *slave, unsigned int bitlen,
> + const void *dout, void *din, unsigned long flags)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> + int blen = bitlen / 8;
> + int len, done = 0, ret = 0;
> +
> + if (bitlen % 8)
> + return -EINVAL;
> +
> + debug("xfer len %d (%d) dout %p din %p\n", bitlen, blen, dout, din);
> +
> + regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB, 0);
> +
> + while (done < blen && !ret) {
> + len = min_t(int, blen - done, SPIFC_BUFFER_SIZE);
> + ret = meson_spifc_txrx(spifc, dout, din, done, len,
> + flags & SPI_XFER_END,
> + done + len >= blen);
> + done += len;
> + }
> +
> + regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB,
> + CTRL_ENABLE_AHB);
> +
> + return ret;
> +}
> +
> +/**
> + * meson_spifc_set_speed() - program the clock divider
> + * @dev: the SPI controller device
> + * @speed: desired speed in Hz
> + */
> +static int meson_spifc_set_speed(struct udevice *dev, uint speed)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(dev);
> + unsigned long parent, value;
> + int n;
> +
> + parent = clk_get_rate(&spifc->clk);
> + n = max_t(int, parent / speed - 1, 1);
> +
> + debug("parent %lu, speed %u, n %d\n", parent, speed, n);
> +
> + value = (n << CLOCK_DIV_SHIFT) & CLOCK_DIV_MASK;
> + value |= (n << CLOCK_CNT_LOW_SHIFT) & CLOCK_CNT_LOW_MASK;
> + value |= (((n + 1) / 2 - 1) << CLOCK_CNT_HIGH_SHIFT) &
> + CLOCK_CNT_HIGH_MASK;
> +
> + regmap_write(spifc->regmap, REG_CLOCK, value);
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_set_mode() - setups the SPI bus mode
> + * @dev: the SPI controller device
> + * @mode: desired mode bitfield
> + * Return: 0 on success, -ENODEV on error
> + */
> +static int meson_spifc_set_mode(struct udevice *dev, uint mode)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(dev);
> +
> + if (mode & (SPI_CPHA | SPI_RX_QUAD | SPI_RX_DUAL |
> + SPI_TX_QUAD | SPI_TX_DUAL))
> + return -ENODEV;
> +
> + regmap_update_bits(spifc->regmap, REG_USER, USER_CLK_NOT_INV,
> + mode & SPI_CPOL ? USER_CLK_NOT_INV : 0);
> +
> + regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_POL_HIGH,
> + mode & SPI_CS_HIGH ? USER4_CS_POL_HIGH : 0);
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_hw_init() - reset and initialize the SPI controller
> + * @spifc: the Meson SPI device
> + */
> +static void meson_spifc_hw_init(struct meson_spifc_priv *spifc)
> +{
> + /* reset device */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_SW_RST,
> + SLAVE_SW_RST);
> + /* disable compatible mode */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_CMP_MODE, 0);
> + /* set master mode */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_OP_MODE, 0);
> +}
> +
> +static const struct dm_spi_ops meson_spifc_ops = {
> + .claim_bus = meson_spifc_claim_bus,
> + .release_bus = meson_spifc_release_bus,
> + .xfer = meson_spifc_xfer,
> + .set_speed = meson_spifc_set_speed,
> + .set_mode = meson_spifc_set_mode,
> +};
> +
> +static int meson_spifc_probe(struct udevice *dev)
> +{
> + struct meson_spifc_priv *priv = dev_get_priv(dev);
> + int ret;
> +
> + ret = regmap_init_mem(dev_ofnode(dev), &priv->regmap);
> + if (ret)
> + return ret;
> +
> + ret = clk_get_by_index(dev, 0, &priv->clk);
> + if (ret)
> + return ret;
> +
> + ret = clk_enable(&priv->clk);
> + if (ret)
> + return ret;
> +
> + meson_spifc_hw_init(priv);
> +
> + ret = clk_disable(&priv->clk);
> + if (ret)
> + return ret;
> +
> + return 0;
> +}
> +
> +static const struct udevice_id meson_spifc_ids[] = {
> + { .compatible = "amlogic,meson-gxbb-spifc", },
> + { }
> +};
> +
> +U_BOOT_DRIVER(meson_spifc) = {
> + .name = "meson_spifc",
> + .id = UCLASS_SPI,
> + .of_match = meson_spifc_ids,
> + .ops = &meson_spifc_ops,
> + .probe = meson_spifc_probe,
> + .priv_auto_alloc_size = sizeof(struct meson_spifc_priv),
> +};
>
^ permalink raw reply [flat|nested] 12+ messages in thread
* [U-Boot] [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
2018-11-12 14:03 ` Neil Armstrong
@ 2018-11-12 14:09 ` Wolfgang Denk
-1 siblings, 0 replies; 12+ messages in thread
From: Wolfgang Denk @ 2018-11-12 14:09 UTC (permalink / raw)
To: u-boot
Dear Neil,
In message <7206f5df-626e-a367-8933-4e6afb64a660@baylibre.com> you wrote:
>
> On 06/11/2018 10:25, Neil Armstrong wrote:
> > The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
> > This driver, ported from the Linux meson-spi-spifc driver, add support
> > for this controller on the Amlogic Meson GX SoCs in U-Boot.
>
> I found a bug in this driver, I'll send a v2 fixing it.
Then please also fix attribution. See especially bullet # 4 at
http://www.denx.de/wiki/view/U-Boot/Patches#Attributing_Code_Copyrights_Sign
Thanks.
Wolfgang Denk
--
DENX Software Engineering GmbH, Managing Director: Wolfgang Denk
HRB 165235 Munich, Office: Kirchenstr.5, D-82194 Groebenzell, Germany
Phone: (+49)-8142-66989-10 Fax: (+49)-8142-66989-80 Email: wd at denx.de
Cleverness and Style have no place in getting a project completed.
-- Tom Christiansen
^ permalink raw reply [flat|nested] 12+ messages in thread
* [U-Boot] [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
@ 2018-11-12 14:09 ` Wolfgang Denk
0 siblings, 0 replies; 12+ messages in thread
From: Wolfgang Denk @ 2018-11-12 14:09 UTC (permalink / raw)
To: linus-amlogic
Dear Neil,
In message <7206f5df-626e-a367-8933-4e6afb64a660@baylibre.com> you wrote:
>
> On 06/11/2018 10:25, Neil Armstrong wrote:
> > The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
> > This driver, ported from the Linux meson-spi-spifc driver, add support
> > for this controller on the Amlogic Meson GX SoCs in U-Boot.
>
> I found a bug in this driver, I'll send a v2 fixing it.
Then please also fix attribution. See especially bullet # 4 at
http://www.denx.de/wiki/view/U-Boot/Patches#Attributing_Code_Copyrights_Sign
Thanks.
Wolfgang Denk
--
DENX Software Engineering GmbH, Managing Director: Wolfgang Denk
HRB 165235 Munich, Office: Kirchenstr.5, D-82194 Groebenzell, Germany
Phone: (+49)-8142-66989-10 Fax: (+49)-8142-66989-80 Email: wd at denx.de
Cleverness and Style have no place in getting a project completed.
-- Tom Christiansen
^ permalink raw reply [flat|nested] 12+ messages in thread
* [U-Boot] [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
2018-11-06 9:25 ` Neil Armstrong
@ 2018-11-20 23:45 ` Loic Devulder
-1 siblings, 0 replies; 12+ messages in thread
From: Loic Devulder @ 2018-11-20 23:45 UTC (permalink / raw)
To: u-boot
Hi Neil,
I was able to detect the W25Q16FW SPI flash of my Khadas VIM2 with your
patch:
=> sspi
SF: Detected w25q16dw with page size 256 Bytes, erase size 4 KiB, total
2 MiB
=> sf probe
SF: Detected w25q16dw with page size 256 Bytes, erase size 4 KiB, total
2 MiB
So, you can add a "Tested-by: Loic Devulder <ldevulder@suse.de>" :)
On 11/6/18 10:25 AM, Neil Armstrong wrote:
> The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
> This driver, ported from the Linux meson-spi-spifc driver, add support
> for this controller on the Amlogic Meson GX SoCs in U-Boot.
>
> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
> ---
> drivers/spi/Kconfig | 8 +
> drivers/spi/Makefile | 1 +
> drivers/spi/meson_spifc.c | 368 ++++++++++++++++++++++++++++++++++++++++++++++
> 3 files changed, 377 insertions(+)
> create mode 100644 drivers/spi/meson_spifc.c
>
> diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig
> index 516188e..838a007 100644
> --- a/drivers/spi/Kconfig
> +++ b/drivers/spi/Kconfig
> @@ -116,6 +116,14 @@ config ICH_SPI
> access the SPI NOR flash on platforms embedding this Intel
> ICH IP core.
>
> +config MESON_SPIFC
> + bool "Amlogic Meson SPI Flash Controller driver"
> + depends on ARCH_MESON
> + help
> + Enable the Amlogic Meson SPI Flash Controller SPIFC) driver.
> + This driver can be used to access the SPI NOR flash chips on
> + Amlogic Meson SoCs.
> +
> config MT7621_SPI
> bool "MediaTek MT7621 SPI driver"
> depends on ARCH_MT7620
> diff --git a/drivers/spi/Makefile b/drivers/spi/Makefile
> index 7242ea7..67b42da 100644
> --- a/drivers/spi/Makefile
> +++ b/drivers/spi/Makefile
> @@ -31,6 +31,7 @@ obj-$(CONFIG_FSL_QSPI) += fsl_qspi.o
> obj-$(CONFIG_ICH_SPI) += ich.o
> obj-$(CONFIG_KIRKWOOD_SPI) += kirkwood_spi.o
> obj-$(CONFIG_LPC32XX_SSP) += lpc32xx_ssp.o
> +obj-$(CONFIG_MESON_SPIFC) += meson_spifc.o
> obj-$(CONFIG_MPC8XX_SPI) += mpc8xx_spi.o
> obj-$(CONFIG_MPC8XXX_SPI) += mpc8xxx_spi.o
> obj-$(CONFIG_MT7621_SPI) += mt7621_spi.o
> diff --git a/drivers/spi/meson_spifc.c b/drivers/spi/meson_spifc.c
> new file mode 100644
> index 0000000..6fd3d1a
> --- /dev/null
> +++ b/drivers/spi/meson_spifc.c
> @@ -0,0 +1,368 @@
> +// SPDX-License-Identifier: GPL-2.0+
> +/*
> + * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
> + * Copyright (C) 2018 BayLibre, SAS
> + * Author: Neil Armstrong <narmstrong@baylibre.com>
> + *
> + * Amlogic Meson SPI Flash Controller driver
> + */
> +
> +#include <common.h>
> +#include <spi.h>
> +#include <clk.h>
> +#include <dm.h>
> +#include <regmap.h>
> +#include <errno.h>
> +#include <asm/io.h>
> +#include <linux/bitfield.h>
> +
> +/* register map */
> +#define REG_CMD 0x00
> +#define REG_ADDR 0x04
> +#define REG_CTRL 0x08
> +#define REG_CTRL1 0x0c
> +#define REG_STATUS 0x10
> +#define REG_CTRL2 0x14
> +#define REG_CLOCK 0x18
> +#define REG_USER 0x1c
> +#define REG_USER1 0x20
> +#define REG_USER2 0x24
> +#define REG_USER3 0x28
> +#define REG_USER4 0x2c
> +#define REG_SLAVE 0x30
> +#define REG_SLAVE1 0x34
> +#define REG_SLAVE2 0x38
> +#define REG_SLAVE3 0x3c
> +#define REG_C0 0x40
> +#define REG_B8 0x60
> +#define REG_MAX 0x7c
> +
> +/* register fields */
> +#define CMD_USER BIT(18)
> +#define CTRL_ENABLE_AHB BIT(17)
> +#define CLOCK_SOURCE BIT(31)
> +#define CLOCK_DIV_SHIFT 12
> +#define CLOCK_DIV_MASK (0x3f << CLOCK_DIV_SHIFT)
> +#define CLOCK_CNT_HIGH_SHIFT 6
> +#define CLOCK_CNT_HIGH_MASK (0x3f << CLOCK_CNT_HIGH_SHIFT)
> +#define CLOCK_CNT_LOW_SHIFT 0
> +#define CLOCK_CNT_LOW_MASK (0x3f << CLOCK_CNT_LOW_SHIFT)
> +#define USER_DIN_EN_MS BIT(0)
> +#define USER_CMP_MODE BIT(2)
> +#define USER_CLK_NOT_INV BIT(7)
> +#define USER_UC_DOUT_SEL BIT(27)
> +#define USER_UC_DIN_SEL BIT(28)
> +#define USER_UC_MASK ((BIT(5) - 1) << 27)
> +#define USER1_BN_UC_DOUT_SHIFT 17
> +#define USER1_BN_UC_DOUT_MASK (0xff << 16)
> +#define USER1_BN_UC_DIN_SHIFT 8
> +#define USER1_BN_UC_DIN_MASK (0xff << 8)
> +#define USER4_CS_POL_HIGH BIT(23)
> +#define USER4_IDLE_CLK_HIGH BIT(29)
> +#define USER4_CS_ACT BIT(30)
> +#define SLAVE_TRST_DONE BIT(4)
> +#define SLAVE_OP_MODE BIT(30)
> +#define SLAVE_SW_RST BIT(31)
> +
> +#define SPIFC_BUFFER_SIZE 64
> +
> +struct meson_spifc_priv {
> + struct regmap *regmap;
> + struct clk clk;
> +};
> +
> +/**
> + * meson_spifc_wait_ready() - wait for the current operation to terminate
> + * @spifc: the Meson SPI device
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_wait_ready(struct meson_spifc_priv *spifc)
> +{
> + u32 data;
> + ulong tbase = get_timer(0);
> +
> + do {
> + regmap_read(spifc->regmap, REG_SLAVE, &data);
> + if (data & SLAVE_TRST_DONE)
> + return 0;
> + } while (get_timer(tbase) < 5 * CONFIG_SYS_HZ);
> +
> + return -ETIMEDOUT;
> +}
> +
> +/**
> + * meson_spifc_drain_buffer() - copy data from device buffer to memory
> + * @spifc: the Meson SPI device
> + * @buf: the destination buffer
> + * @len: number of bytes to copy
> + */
> +static void meson_spifc_drain_buffer(struct meson_spifc_priv *spifc,
> + u8 *buf, int len)
> +{
> + u32 data;
> + int i = 0;
> +
> + while (i < len) {
> + regmap_read(spifc->regmap, REG_C0 + i, &data);
> +
> + if (len - i >= 4) {
> + *((u32 *)buf) = data;
> + buf += 4;
> + } else {
> + memcpy(buf, &data, len - i);
> + break;
> + }
> + i += 4;
> + }
> +}
> +
> +/**
> + * meson_spifc_fill_buffer() - copy data from memory to device buffer
> + * @spifc: the Meson SPI device
> + * @buf: the source buffer
> + * @len: number of bytes to copy
> + */
> +static void meson_spifc_fill_buffer(struct meson_spifc_priv *spifc,
> + const u8 *buf, int len)
> +{
> + u32 data = 0;
> + int i = 0;
> +
> + while (i < len) {
> + if (len - i >= 4)
> + data = *(u32 *)buf;
> + else
> + memcpy(&data, buf, len - i);
> +
> + regmap_write(spifc->regmap, REG_C0 + i, data);
> +
> + buf += 4;
> + i += 4;
> + }
> +}
> +
> +/**
> + * meson_spifc_txrx() - transfer a chunk of data
> + * @spifc: the Meson SPI device
> + * @dout: data buffer for TX
> + * @din: data buffer for RX
> + * @offset: offset of the data to transfer
> + * @len: length of the data to transfer
> + * @last_xfer: whether this is the last transfer of the message
> + * @last_chunk: whether this is the last chunk of the transfer
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_txrx(struct meson_spifc_priv *spifc,
> + const u8 *dout, u8 *din, int offset,
> + int len, bool last_xfer, bool last_chunk)
> +{
> + bool keep_cs = true;
> + int ret;
> +
> + if (dout)
> + meson_spifc_fill_buffer(spifc, dout + offset, len);
> +
> + /* enable DOUT stage */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_UC_MASK,
> + USER_UC_DOUT_SEL);
> + regmap_write(spifc->regmap, REG_USER1,
> + (8 * len - 1) << USER1_BN_UC_DOUT_SHIFT);
> +
> + /* enable data input during DOUT */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_DIN_EN_MS,
> + USER_DIN_EN_MS);
> +
> + if (last_chunk && last_xfer)
> + keep_cs = false;
> +
> + regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_ACT,
> + keep_cs ? USER4_CS_ACT : 0);
> +
> + /* clear transition done bit */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_TRST_DONE, 0);
> + /* start transfer */
> + regmap_update_bits(spifc->regmap, REG_CMD, CMD_USER, CMD_USER);
> +
> + ret = meson_spifc_wait_ready(spifc);
> +
> + if (!ret && din)
> + meson_spifc_drain_buffer(spifc, din + offset, len);
> +
> + return ret;
> +}
> +
> +/**
> + * meson_spifc_claim_bus() - claim the SPI bus
> + * @dev: the SPI controller device
> + */
> +static int meson_spifc_claim_bus(struct udevice *slave)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> + int ret;
> +
> + ret = clk_enable(&spifc->clk);
> + if (ret)
> + return ret;
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_release_bus() - release the SPI bus
> + * @dev: the SPI controller device
> + */
> +static int meson_spifc_release_bus(struct udevice *slave)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> +
> + return clk_disable(&spifc->clk);
> +}
> +
> +/**
> + * meson_spifc_xfer() - perform a single transfer
> + * @dev: the SPI controller device
> + * @bitlen: length of the transfer
> + * @dout: data buffer for TX
> + * @din: data buffer for RX
> + * @flags: transfer flags
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_xfer(struct udevice *slave, unsigned int bitlen,
> + const void *dout, void *din, unsigned long flags)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> + int blen = bitlen / 8;
> + int len, done = 0, ret = 0;
> +
> + if (bitlen % 8)
> + return -EINVAL;
> +
> + debug("xfer len %d (%d) dout %p din %p\n", bitlen, blen, dout, din);
> +
> + regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB, 0);
> +
> + while (done < blen && !ret) {
> + len = min_t(int, blen - done, SPIFC_BUFFER_SIZE);
> + ret = meson_spifc_txrx(spifc, dout, din, done, len,
> + flags & SPI_XFER_END,
> + done + len >= blen);
> + done += len;
> + }
> +
> + regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB,
> + CTRL_ENABLE_AHB);
> +
> + return ret;
> +}
> +
> +/**
> + * meson_spifc_set_speed() - program the clock divider
> + * @dev: the SPI controller device
> + * @speed: desired speed in Hz
> + */
> +static int meson_spifc_set_speed(struct udevice *dev, uint speed)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(dev);
> + unsigned long parent, value;
> + int n;
> +
> + parent = clk_get_rate(&spifc->clk);
> + n = max_t(int, parent / speed - 1, 1);
> +
> + debug("parent %lu, speed %u, n %d\n", parent, speed, n);
> +
> + value = (n << CLOCK_DIV_SHIFT) & CLOCK_DIV_MASK;
> + value |= (n << CLOCK_CNT_LOW_SHIFT) & CLOCK_CNT_LOW_MASK;
> + value |= (((n + 1) / 2 - 1) << CLOCK_CNT_HIGH_SHIFT) &
> + CLOCK_CNT_HIGH_MASK;
> +
> + regmap_write(spifc->regmap, REG_CLOCK, value);
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_set_mode() - setups the SPI bus mode
> + * @dev: the SPI controller device
> + * @mode: desired mode bitfield
> + * Return: 0 on success, -ENODEV on error
> + */
> +static int meson_spifc_set_mode(struct udevice *dev, uint mode)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(dev);
> +
> + if (mode & (SPI_CPHA | SPI_RX_QUAD | SPI_RX_DUAL |
> + SPI_TX_QUAD | SPI_TX_DUAL))
> + return -ENODEV;
> +
> + regmap_update_bits(spifc->regmap, REG_USER, USER_CLK_NOT_INV,
> + mode & SPI_CPOL ? USER_CLK_NOT_INV : 0);
> +
> + regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_POL_HIGH,
> + mode & SPI_CS_HIGH ? USER4_CS_POL_HIGH : 0);
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_hw_init() - reset and initialize the SPI controller
> + * @spifc: the Meson SPI device
> + */
> +static void meson_spifc_hw_init(struct meson_spifc_priv *spifc)
> +{
> + /* reset device */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_SW_RST,
> + SLAVE_SW_RST);
> + /* disable compatible mode */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_CMP_MODE, 0);
> + /* set master mode */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_OP_MODE, 0);
> +}
> +
> +static const struct dm_spi_ops meson_spifc_ops = {
> + .claim_bus = meson_spifc_claim_bus,
> + .release_bus = meson_spifc_release_bus,
> + .xfer = meson_spifc_xfer,
> + .set_speed = meson_spifc_set_speed,
> + .set_mode = meson_spifc_set_mode,
> +};
> +
> +static int meson_spifc_probe(struct udevice *dev)
> +{
> + struct meson_spifc_priv *priv = dev_get_priv(dev);
> + int ret;
> +
> + ret = regmap_init_mem(dev_ofnode(dev), &priv->regmap);
> + if (ret)
> + return ret;
> +
> + ret = clk_get_by_index(dev, 0, &priv->clk);
> + if (ret)
> + return ret;
> +
> + ret = clk_enable(&priv->clk);
> + if (ret)
> + return ret;
> +
> + meson_spifc_hw_init(priv);
> +
> + ret = clk_disable(&priv->clk);
> + if (ret)
> + return ret;
> +
> + return 0;
> +}
> +
> +static const struct udevice_id meson_spifc_ids[] = {
> + { .compatible = "amlogic,meson-gxbb-spifc", },
> + { }
> +};
> +
> +U_BOOT_DRIVER(meson_spifc) = {
> + .name = "meson_spifc",
> + .id = UCLASS_SPI,
> + .of_match = meson_spifc_ids,
> + .ops = &meson_spifc_ops,
> + .probe = meson_spifc_probe,
> + .priv_auto_alloc_size = sizeof(struct meson_spifc_priv),
> +};
>
--
Loic Devulder <ldevulder@suse.com> | ldevulder at irc
0x175A963893C85F55 | D220 DEF5 56A3 DE00 9DAA 78BA 175A 9638 93C8 5F55
Senior QA Engineer | Container & Storage Solutions Quality Assurance
team (qa-css)
SUSE LINUX GmbH, Maxfeldstr. 5, 90409 Nuernberg, Germany
GF: F. Imendörffer, J. Smithard, J. Guild, D. Upmanyu, G. Norton HRB,
21284 (AG Nuernberg)
-------------- next part --------------
A non-text attachment was scrubbed...
Name: signature.asc
Type: application/pgp-signature
Size: 488 bytes
Desc: OpenPGP digital signature
URL: <http://lists.denx.de/pipermail/u-boot/attachments/20181121/7fa54263/attachment.sig>
^ permalink raw reply [flat|nested] 12+ messages in thread
* [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
@ 2018-11-20 23:45 ` Loic Devulder
0 siblings, 0 replies; 12+ messages in thread
From: Loic Devulder @ 2018-11-20 23:45 UTC (permalink / raw)
To: linus-amlogic
Hi Neil,
I was able to detect the W25Q16FW SPI flash of my Khadas VIM2 with your
patch:
=> sspi
SF: Detected w25q16dw with page size 256 Bytes, erase size 4 KiB, total
2 MiB
=> sf probe
SF: Detected w25q16dw with page size 256 Bytes, erase size 4 KiB, total
2 MiB
So, you can add a "Tested-by: Loic Devulder <ldevulder@suse.de>" :)
On 11/6/18 10:25 AM, Neil Armstrong wrote:
> The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
> This driver, ported from the Linux meson-spi-spifc driver, add support
> for this controller on the Amlogic Meson GX SoCs in U-Boot.
>
> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
> ---
> drivers/spi/Kconfig | 8 +
> drivers/spi/Makefile | 1 +
> drivers/spi/meson_spifc.c | 368 ++++++++++++++++++++++++++++++++++++++++++++++
> 3 files changed, 377 insertions(+)
> create mode 100644 drivers/spi/meson_spifc.c
>
> diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig
> index 516188e..838a007 100644
> --- a/drivers/spi/Kconfig
> +++ b/drivers/spi/Kconfig
> @@ -116,6 +116,14 @@ config ICH_SPI
> access the SPI NOR flash on platforms embedding this Intel
> ICH IP core.
>
> +config MESON_SPIFC
> + bool "Amlogic Meson SPI Flash Controller driver"
> + depends on ARCH_MESON
> + help
> + Enable the Amlogic Meson SPI Flash Controller SPIFC) driver.
> + This driver can be used to access the SPI NOR flash chips on
> + Amlogic Meson SoCs.
> +
> config MT7621_SPI
> bool "MediaTek MT7621 SPI driver"
> depends on ARCH_MT7620
> diff --git a/drivers/spi/Makefile b/drivers/spi/Makefile
> index 7242ea7..67b42da 100644
> --- a/drivers/spi/Makefile
> +++ b/drivers/spi/Makefile
> @@ -31,6 +31,7 @@ obj-$(CONFIG_FSL_QSPI) += fsl_qspi.o
> obj-$(CONFIG_ICH_SPI) += ich.o
> obj-$(CONFIG_KIRKWOOD_SPI) += kirkwood_spi.o
> obj-$(CONFIG_LPC32XX_SSP) += lpc32xx_ssp.o
> +obj-$(CONFIG_MESON_SPIFC) += meson_spifc.o
> obj-$(CONFIG_MPC8XX_SPI) += mpc8xx_spi.o
> obj-$(CONFIG_MPC8XXX_SPI) += mpc8xxx_spi.o
> obj-$(CONFIG_MT7621_SPI) += mt7621_spi.o
> diff --git a/drivers/spi/meson_spifc.c b/drivers/spi/meson_spifc.c
> new file mode 100644
> index 0000000..6fd3d1a
> --- /dev/null
> +++ b/drivers/spi/meson_spifc.c
> @@ -0,0 +1,368 @@
> +// SPDX-License-Identifier: GPL-2.0+
> +/*
> + * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
> + * Copyright (C) 2018 BayLibre, SAS
> + * Author: Neil Armstrong <narmstrong@baylibre.com>
> + *
> + * Amlogic Meson SPI Flash Controller driver
> + */
> +
> +#include <common.h>
> +#include <spi.h>
> +#include <clk.h>
> +#include <dm.h>
> +#include <regmap.h>
> +#include <errno.h>
> +#include <asm/io.h>
> +#include <linux/bitfield.h>
> +
> +/* register map */
> +#define REG_CMD 0x00
> +#define REG_ADDR 0x04
> +#define REG_CTRL 0x08
> +#define REG_CTRL1 0x0c
> +#define REG_STATUS 0x10
> +#define REG_CTRL2 0x14
> +#define REG_CLOCK 0x18
> +#define REG_USER 0x1c
> +#define REG_USER1 0x20
> +#define REG_USER2 0x24
> +#define REG_USER3 0x28
> +#define REG_USER4 0x2c
> +#define REG_SLAVE 0x30
> +#define REG_SLAVE1 0x34
> +#define REG_SLAVE2 0x38
> +#define REG_SLAVE3 0x3c
> +#define REG_C0 0x40
> +#define REG_B8 0x60
> +#define REG_MAX 0x7c
> +
> +/* register fields */
> +#define CMD_USER BIT(18)
> +#define CTRL_ENABLE_AHB BIT(17)
> +#define CLOCK_SOURCE BIT(31)
> +#define CLOCK_DIV_SHIFT 12
> +#define CLOCK_DIV_MASK (0x3f << CLOCK_DIV_SHIFT)
> +#define CLOCK_CNT_HIGH_SHIFT 6
> +#define CLOCK_CNT_HIGH_MASK (0x3f << CLOCK_CNT_HIGH_SHIFT)
> +#define CLOCK_CNT_LOW_SHIFT 0
> +#define CLOCK_CNT_LOW_MASK (0x3f << CLOCK_CNT_LOW_SHIFT)
> +#define USER_DIN_EN_MS BIT(0)
> +#define USER_CMP_MODE BIT(2)
> +#define USER_CLK_NOT_INV BIT(7)
> +#define USER_UC_DOUT_SEL BIT(27)
> +#define USER_UC_DIN_SEL BIT(28)
> +#define USER_UC_MASK ((BIT(5) - 1) << 27)
> +#define USER1_BN_UC_DOUT_SHIFT 17
> +#define USER1_BN_UC_DOUT_MASK (0xff << 16)
> +#define USER1_BN_UC_DIN_SHIFT 8
> +#define USER1_BN_UC_DIN_MASK (0xff << 8)
> +#define USER4_CS_POL_HIGH BIT(23)
> +#define USER4_IDLE_CLK_HIGH BIT(29)
> +#define USER4_CS_ACT BIT(30)
> +#define SLAVE_TRST_DONE BIT(4)
> +#define SLAVE_OP_MODE BIT(30)
> +#define SLAVE_SW_RST BIT(31)
> +
> +#define SPIFC_BUFFER_SIZE 64
> +
> +struct meson_spifc_priv {
> + struct regmap *regmap;
> + struct clk clk;
> +};
> +
> +/**
> + * meson_spifc_wait_ready() - wait for the current operation to terminate
> + * @spifc: the Meson SPI device
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_wait_ready(struct meson_spifc_priv *spifc)
> +{
> + u32 data;
> + ulong tbase = get_timer(0);
> +
> + do {
> + regmap_read(spifc->regmap, REG_SLAVE, &data);
> + if (data & SLAVE_TRST_DONE)
> + return 0;
> + } while (get_timer(tbase) < 5 * CONFIG_SYS_HZ);
> +
> + return -ETIMEDOUT;
> +}
> +
> +/**
> + * meson_spifc_drain_buffer() - copy data from device buffer to memory
> + * @spifc: the Meson SPI device
> + * @buf: the destination buffer
> + * @len: number of bytes to copy
> + */
> +static void meson_spifc_drain_buffer(struct meson_spifc_priv *spifc,
> + u8 *buf, int len)
> +{
> + u32 data;
> + int i = 0;
> +
> + while (i < len) {
> + regmap_read(spifc->regmap, REG_C0 + i, &data);
> +
> + if (len - i >= 4) {
> + *((u32 *)buf) = data;
> + buf += 4;
> + } else {
> + memcpy(buf, &data, len - i);
> + break;
> + }
> + i += 4;
> + }
> +}
> +
> +/**
> + * meson_spifc_fill_buffer() - copy data from memory to device buffer
> + * @spifc: the Meson SPI device
> + * @buf: the source buffer
> + * @len: number of bytes to copy
> + */
> +static void meson_spifc_fill_buffer(struct meson_spifc_priv *spifc,
> + const u8 *buf, int len)
> +{
> + u32 data = 0;
> + int i = 0;
> +
> + while (i < len) {
> + if (len - i >= 4)
> + data = *(u32 *)buf;
> + else
> + memcpy(&data, buf, len - i);
> +
> + regmap_write(spifc->regmap, REG_C0 + i, data);
> +
> + buf += 4;
> + i += 4;
> + }
> +}
> +
> +/**
> + * meson_spifc_txrx() - transfer a chunk of data
> + * @spifc: the Meson SPI device
> + * @dout: data buffer for TX
> + * @din: data buffer for RX
> + * @offset: offset of the data to transfer
> + * @len: length of the data to transfer
> + * @last_xfer: whether this is the last transfer of the message
> + * @last_chunk: whether this is the last chunk of the transfer
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_txrx(struct meson_spifc_priv *spifc,
> + const u8 *dout, u8 *din, int offset,
> + int len, bool last_xfer, bool last_chunk)
> +{
> + bool keep_cs = true;
> + int ret;
> +
> + if (dout)
> + meson_spifc_fill_buffer(spifc, dout + offset, len);
> +
> + /* enable DOUT stage */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_UC_MASK,
> + USER_UC_DOUT_SEL);
> + regmap_write(spifc->regmap, REG_USER1,
> + (8 * len - 1) << USER1_BN_UC_DOUT_SHIFT);
> +
> + /* enable data input during DOUT */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_DIN_EN_MS,
> + USER_DIN_EN_MS);
> +
> + if (last_chunk && last_xfer)
> + keep_cs = false;
> +
> + regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_ACT,
> + keep_cs ? USER4_CS_ACT : 0);
> +
> + /* clear transition done bit */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_TRST_DONE, 0);
> + /* start transfer */
> + regmap_update_bits(spifc->regmap, REG_CMD, CMD_USER, CMD_USER);
> +
> + ret = meson_spifc_wait_ready(spifc);
> +
> + if (!ret && din)
> + meson_spifc_drain_buffer(spifc, din + offset, len);
> +
> + return ret;
> +}
> +
> +/**
> + * meson_spifc_claim_bus() - claim the SPI bus
> + * @dev: the SPI controller device
> + */
> +static int meson_spifc_claim_bus(struct udevice *slave)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> + int ret;
> +
> + ret = clk_enable(&spifc->clk);
> + if (ret)
> + return ret;
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_release_bus() - release the SPI bus
> + * @dev: the SPI controller device
> + */
> +static int meson_spifc_release_bus(struct udevice *slave)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> +
> + return clk_disable(&spifc->clk);
> +}
> +
> +/**
> + * meson_spifc_xfer() - perform a single transfer
> + * @dev: the SPI controller device
> + * @bitlen: length of the transfer
> + * @dout: data buffer for TX
> + * @din: data buffer for RX
> + * @flags: transfer flags
> + * Return: 0 on success, a negative value on error
> + */
> +static int meson_spifc_xfer(struct udevice *slave, unsigned int bitlen,
> + const void *dout, void *din, unsigned long flags)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(slave->parent);
> + int blen = bitlen / 8;
> + int len, done = 0, ret = 0;
> +
> + if (bitlen % 8)
> + return -EINVAL;
> +
> + debug("xfer len %d (%d) dout %p din %p\n", bitlen, blen, dout, din);
> +
> + regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB, 0);
> +
> + while (done < blen && !ret) {
> + len = min_t(int, blen - done, SPIFC_BUFFER_SIZE);
> + ret = meson_spifc_txrx(spifc, dout, din, done, len,
> + flags & SPI_XFER_END,
> + done + len >= blen);
> + done += len;
> + }
> +
> + regmap_update_bits(spifc->regmap, REG_CTRL, CTRL_ENABLE_AHB,
> + CTRL_ENABLE_AHB);
> +
> + return ret;
> +}
> +
> +/**
> + * meson_spifc_set_speed() - program the clock divider
> + * @dev: the SPI controller device
> + * @speed: desired speed in Hz
> + */
> +static int meson_spifc_set_speed(struct udevice *dev, uint speed)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(dev);
> + unsigned long parent, value;
> + int n;
> +
> + parent = clk_get_rate(&spifc->clk);
> + n = max_t(int, parent / speed - 1, 1);
> +
> + debug("parent %lu, speed %u, n %d\n", parent, speed, n);
> +
> + value = (n << CLOCK_DIV_SHIFT) & CLOCK_DIV_MASK;
> + value |= (n << CLOCK_CNT_LOW_SHIFT) & CLOCK_CNT_LOW_MASK;
> + value |= (((n + 1) / 2 - 1) << CLOCK_CNT_HIGH_SHIFT) &
> + CLOCK_CNT_HIGH_MASK;
> +
> + regmap_write(spifc->regmap, REG_CLOCK, value);
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_set_mode() - setups the SPI bus mode
> + * @dev: the SPI controller device
> + * @mode: desired mode bitfield
> + * Return: 0 on success, -ENODEV on error
> + */
> +static int meson_spifc_set_mode(struct udevice *dev, uint mode)
> +{
> + struct meson_spifc_priv *spifc = dev_get_priv(dev);
> +
> + if (mode & (SPI_CPHA | SPI_RX_QUAD | SPI_RX_DUAL |
> + SPI_TX_QUAD | SPI_TX_DUAL))
> + return -ENODEV;
> +
> + regmap_update_bits(spifc->regmap, REG_USER, USER_CLK_NOT_INV,
> + mode & SPI_CPOL ? USER_CLK_NOT_INV : 0);
> +
> + regmap_update_bits(spifc->regmap, REG_USER4, USER4_CS_POL_HIGH,
> + mode & SPI_CS_HIGH ? USER4_CS_POL_HIGH : 0);
> +
> + return 0;
> +}
> +
> +/**
> + * meson_spifc_hw_init() - reset and initialize the SPI controller
> + * @spifc: the Meson SPI device
> + */
> +static void meson_spifc_hw_init(struct meson_spifc_priv *spifc)
> +{
> + /* reset device */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_SW_RST,
> + SLAVE_SW_RST);
> + /* disable compatible mode */
> + regmap_update_bits(spifc->regmap, REG_USER, USER_CMP_MODE, 0);
> + /* set master mode */
> + regmap_update_bits(spifc->regmap, REG_SLAVE, SLAVE_OP_MODE, 0);
> +}
> +
> +static const struct dm_spi_ops meson_spifc_ops = {
> + .claim_bus = meson_spifc_claim_bus,
> + .release_bus = meson_spifc_release_bus,
> + .xfer = meson_spifc_xfer,
> + .set_speed = meson_spifc_set_speed,
> + .set_mode = meson_spifc_set_mode,
> +};
> +
> +static int meson_spifc_probe(struct udevice *dev)
> +{
> + struct meson_spifc_priv *priv = dev_get_priv(dev);
> + int ret;
> +
> + ret = regmap_init_mem(dev_ofnode(dev), &priv->regmap);
> + if (ret)
> + return ret;
> +
> + ret = clk_get_by_index(dev, 0, &priv->clk);
> + if (ret)
> + return ret;
> +
> + ret = clk_enable(&priv->clk);
> + if (ret)
> + return ret;
> +
> + meson_spifc_hw_init(priv);
> +
> + ret = clk_disable(&priv->clk);
> + if (ret)
> + return ret;
> +
> + return 0;
> +}
> +
> +static const struct udevice_id meson_spifc_ids[] = {
> + { .compatible = "amlogic,meson-gxbb-spifc", },
> + { }
> +};
> +
> +U_BOOT_DRIVER(meson_spifc) = {
> + .name = "meson_spifc",
> + .id = UCLASS_SPI,
> + .of_match = meson_spifc_ids,
> + .ops = &meson_spifc_ops,
> + .probe = meson_spifc_probe,
> + .priv_auto_alloc_size = sizeof(struct meson_spifc_priv),
> +};
>
--
Loic Devulder <ldevulder@suse.com> | ldevulder at irc
0x175A963893C85F55 | D220 DEF5 56A3 DE00 9DAA 78BA 175A 9638 93C8 5F55
Senior QA Engineer | Container & Storage Solutions Quality Assurance
team (qa-css)
SUSE LINUX GmbH, Maxfeldstr. 5, 90409 Nuernberg, Germany
GF: F. Imend?rffer, J. Smithard, J. Guild, D. Upmanyu, G. Norton HRB,
21284 (AG Nuernberg)
-------------- next part --------------
A non-text attachment was scrubbed...
Name: signature.asc
Type: application/pgp-signature
Size: 488 bytes
Desc: OpenPGP digital signature
URL: <http://lists.infradead.org/pipermail/linux-amlogic/attachments/20181121/7fa54263/attachment.sig>
^ permalink raw reply [flat|nested] 12+ messages in thread
* [U-Boot] [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
2018-11-20 23:45 ` Loic Devulder
@ 2018-11-20 23:53 ` Loic Devulder
-1 siblings, 0 replies; 12+ messages in thread
From: Loic Devulder @ 2018-11-20 23:53 UTC (permalink / raw)
To: u-boot
Neil,
I just saw that you found a bug and you will send a v2 patch, so I will
retest it with the new version.
On 11/21/18 12:45 AM, Loic Devulder wrote:
> Hi Neil,
>
> I was able to detect the W25Q16FW SPI flash of my Khadas VIM2 with your
> patch:
> => sspi
> SF: Detected w25q16dw with page size 256 Bytes, erase size 4 KiB, total
> 2 MiB
>
> => sf probe
> SF: Detected w25q16dw with page size 256 Bytes, erase size 4 KiB, total
> 2 MiB
>
> So, you can add a "Tested-by: Loic Devulder <ldevulder@suse.de>" :)
>
> On 11/6/18 10:25 AM, Neil Armstrong wrote:
>> The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
>> This driver, ported from the Linux meson-spi-spifc driver, add support
>> for this controller on the Amlogic Meson GX SoCs in U-Boot.
>>
>> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
[ ... ]
--
Loic Devulder <ldevulder@suse.com> | ldevulder at irc
0x175A963893C85F55 | D220 DEF5 56A3 DE00 9DAA 78BA 175A 9638 93C8 5F55
Senior QA Engineer | Container & Storage Solutions Quality Assurance
team (qa-css)
SUSE LINUX GmbH, Maxfeldstr. 5, 90409 Nuernberg, Germany
GF: F. Imendörffer, J. Smithard, J. Guild, D. Upmanyu, G. Norton HRB,
21284 (AG Nuernberg)
-------------- next part --------------
A non-text attachment was scrubbed...
Name: signature.asc
Type: application/pgp-signature
Size: 488 bytes
Desc: OpenPGP digital signature
URL: <http://lists.denx.de/pipermail/u-boot/attachments/20181121/7cd9d3af/attachment.sig>
^ permalink raw reply [flat|nested] 12+ messages in thread
* [U-Boot] [PATCH u-boot] spi: Add Amlogic Meson SPI Flash Controller driver
@ 2018-11-20 23:53 ` Loic Devulder
0 siblings, 0 replies; 12+ messages in thread
From: Loic Devulder @ 2018-11-20 23:53 UTC (permalink / raw)
To: linus-amlogic
Neil,
I just saw that you found a bug and you will send a v2 patch, so I will
retest it with the new version.
On 11/21/18 12:45 AM, Loic Devulder wrote:
> Hi Neil,
>
> I was able to detect the W25Q16FW SPI flash of my Khadas VIM2 with your
> patch:
> => sspi
> SF: Detected w25q16dw with page size 256 Bytes, erase size 4 KiB, total
> 2 MiB
>
> => sf probe
> SF: Detected w25q16dw with page size 256 Bytes, erase size 4 KiB, total
> 2 MiB
>
> So, you can add a "Tested-by: Loic Devulder <ldevulder@suse.de>" :)
>
> On 11/6/18 10:25 AM, Neil Armstrong wrote:
>> The Amlogic Meson SoCs embeds a Flash oriented SPI Controller name SPIFC.
>> This driver, ported from the Linux meson-spi-spifc driver, add support
>> for this controller on the Amlogic Meson GX SoCs in U-Boot.
>>
>> Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
[ ... ]
--
Loic Devulder <ldevulder@suse.com> | ldevulder at irc
0x175A963893C85F55 | D220 DEF5 56A3 DE00 9DAA 78BA 175A 9638 93C8 5F55
Senior QA Engineer | Container & Storage Solutions Quality Assurance
team (qa-css)
SUSE LINUX GmbH, Maxfeldstr. 5, 90409 Nuernberg, Germany
GF: F. Imend?rffer, J. Smithard, J. Guild, D. Upmanyu, G. Norton HRB,
21284 (AG Nuernberg)
-------------- next part --------------
A non-text attachment was scrubbed...
Name: signature.asc
Type: application/pgp-signature
Size: 488 bytes
Desc: OpenPGP digital signature
URL: <http://lists.infradead.org/pipermail/linux-amlogic/attachments/20181121/7cd9d3af/attachment.sig>
^ permalink raw reply [flat|nested] 12+ messages in thread