From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id ECD9BC433FE for ; Wed, 8 Dec 2021 16:20:15 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236768AbhLHQXq (ORCPT ); Wed, 8 Dec 2021 11:23:46 -0500 Received: from mx0a-001b2d01.pphosted.com ([148.163.156.1]:41038 "EHLO mx0a-001b2d01.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232356AbhLHQXp (ORCPT ); Wed, 8 Dec 2021 11:23:45 -0500 Received: from pps.filterd (m0098410.ppops.net [127.0.0.1]) by mx0a-001b2d01.pphosted.com (8.16.1.2/8.16.1.2) with SMTP id 1B8FrQvY004351; Wed, 8 Dec 2021 16:20:14 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ibm.com; h=message-id : date : mime-version : subject : to : cc : references : from : in-reply-to : content-type : content-transfer-encoding; s=pp1; bh=lU1t5L7buHSFJqtCEs0nmyiWZRQjgSQP5pnz5hCIcx0=; b=L5gcF2jlAMEmrXubwH0NLdYWsDqROSR/FTC8b+9gS3+1a9MlxVDLA8fX5UcT3aUqF2Ij Sop9pHKz3Z7qM1iZyx1czwjox3/iOpkA5FHJwGwsfUIC3T/QdkjPsxqy75RS6ah4jbBz WO0LdUMKETlUty98I+yS1aDbc6krwbtHPwFzbpdCMPlrtAW8iI/Uxg1rkhC9bxrpuIAd SzWaED9kEa8vkr+PTdBBoNpAOQ/olHNL1h+Tm5VfJuvOUhDcIqCMaTyOzR4VgJkW0Hq+ n8ponF3DWN7FWR8fBeS+MNLGqhInJ8E9Wwy+mPrGIuXhbU7BVEdnxvE8y0EoTr2P56Nu bA== Received: from pps.reinject (localhost [127.0.0.1]) by mx0a-001b2d01.pphosted.com with ESMTP id 3ctyrd0jdj-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 08 Dec 2021 16:20:13 +0000 Received: from m0098410.ppops.net (m0098410.ppops.net [127.0.0.1]) by pps.reinject (8.16.0.43/8.16.0.43) with SMTP id 1B8G8Z2O003358; Wed, 8 Dec 2021 16:20:13 GMT Received: from ppma04dal.us.ibm.com (7a.29.35a9.ip4.static.sl-reverse.com [169.53.41.122]) by mx0a-001b2d01.pphosted.com with ESMTP id 3ctyrd0jd4-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 08 Dec 2021 16:20:13 +0000 Received: from pps.filterd (ppma04dal.us.ibm.com [127.0.0.1]) by ppma04dal.us.ibm.com (8.16.1.2/8.16.1.2) with SMTP id 1B8Fw5Qj003262; Wed, 8 Dec 2021 16:20:12 GMT Received: from b01cxnp23032.gho.pok.ibm.com (b01cxnp23032.gho.pok.ibm.com [9.57.198.27]) by ppma04dal.us.ibm.com with ESMTP id 3cqyybg7jb-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 08 Dec 2021 16:20:12 +0000 Received: from b01ledav003.gho.pok.ibm.com (b01ledav003.gho.pok.ibm.com [9.57.199.108]) by b01cxnp23032.gho.pok.ibm.com (8.14.9/8.14.9/NCO v10.0) with ESMTP id 1B8GKAO466847000 (version=TLSv1/SSLv3 cipher=DHE-RSA-AES256-GCM-SHA384 bits=256 verify=OK); Wed, 8 Dec 2021 16:20:10 GMT Received: from b01ledav003.gho.pok.ibm.com (unknown [127.0.0.1]) by IMSVA (Postfix) with ESMTP id 06805B205F; Wed, 8 Dec 2021 16:20:10 +0000 (GMT) Received: from b01ledav003.gho.pok.ibm.com (unknown [127.0.0.1]) by IMSVA (Postfix) with ESMTP id 9292CB206B; Wed, 8 Dec 2021 16:20:04 +0000 (GMT) Received: from [9.211.152.43] (unknown [9.211.152.43]) by b01ledav003.gho.pok.ibm.com (Postfix) with ESMTP; Wed, 8 Dec 2021 16:20:04 +0000 (GMT) Message-ID: Date: Wed, 8 Dec 2021 11:20:03 -0500 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:91.0) Gecko/20100101 Thunderbird/91.3.0 Subject: Re: [PATCH 07/32] s390/pci: externalize the SIC operation controls and routine Content-Language: en-US To: Niklas Schnelle , Christian Borntraeger , linux-s390@vger.kernel.org Cc: alex.williamson@redhat.com, cohuck@redhat.com, farman@linux.ibm.com, pmorel@linux.ibm.com, hca@linux.ibm.com, gor@linux.ibm.com, gerald.schaefer@linux.ibm.com, agordeev@linux.ibm.com, frankja@linux.ibm.com, david@redhat.com, imbrenda@linux.ibm.com, vneethv@linux.ibm.com, oberpar@linux.ibm.com, freude@linux.ibm.com, thuth@redhat.com, pasic@linux.ibm.com, kvm@vger.kernel.org, linux-kernel@vger.kernel.org References: <20211207205743.150299-1-mjrosato@linux.ibm.com> <20211207205743.150299-8-mjrosato@linux.ibm.com> <614215b5aa14102c7b43913b234463199401a156.camel@linux.ibm.com> From: Matthew Rosato In-Reply-To: Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 7bit X-TM-AS-GCONF: 00 X-Proofpoint-GUID: LmWKfYgPPszXqs-U_vJ0_t6VlZivnnXN X-Proofpoint-ORIG-GUID: CC9pIQCPgRpRkRCkzhNmbM8GAJTFRJzL X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.205,Aquarius:18.0.790,Hydra:6.0.425,FMLib:17.11.62.513 definitions=2021-12-08_06,2021-12-08_01,2021-12-02_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 clxscore=1015 phishscore=0 spamscore=0 malwarescore=0 impostorscore=0 suspectscore=0 adultscore=0 bulkscore=0 lowpriorityscore=0 priorityscore=1501 mlxscore=0 mlxlogscore=999 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2110150000 definitions=main-2112080096 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 12/8/21 10:59 AM, Niklas Schnelle wrote: > On Wed, 2021-12-08 at 10:33 -0500, Matthew Rosato wrote: >> On 12/8/21 8:53 AM, Niklas Schnelle wrote: >>> On Wed, 2021-12-08 at 14:09 +0100, Christian Borntraeger wrote: >>>> Am 07.12.21 um 21:57 schrieb Matthew Rosato: >>>>> A subsequent patch will be issuing SIC from KVM -- export the necessary >>>>> routine and make the operation control definitions available from a header. >>>>> Because the routine will now be exported, let's swap the purpose of >>>>> zpci_set_irq_ctrl and __zpci_set_irq_ctrl, leaving the latter as a static >>>>> within pci_irq.c only for SIC calls that don't specify an iib. >>>> >>>> Maybe it would be simpler to export the __ version instead of renaming everything. >>>> Whatever Niklas prefers. >>> >>> See below I think it's just not worth it having both variants at all. >>> >>>>> Signed-off-by: Matthew Rosato >>>>> --- >>>>> arch/s390/include/asm/pci_insn.h | 17 +++++++++-------- >>>>> arch/s390/pci/pci_insn.c | 3 ++- >>>>> arch/s390/pci/pci_irq.c | 28 ++++++++++++++-------------- >>>>> 3 files changed, 25 insertions(+), 23 deletions(-) >>>>> >>>>> diff --git a/arch/s390/include/asm/pci_insn.h b/arch/s390/include/asm/pci_insn.h >>>>> index 61cf9531f68f..5331082fa516 100644 >>>>> --- a/arch/s390/include/asm/pci_insn.h >>>>> +++ b/arch/s390/include/asm/pci_insn.h >>>>> @@ -98,6 +98,14 @@ struct zpci_fib { >>>>> u32 gd; >>>>> } __packed __aligned(8); >>>>> >>>>> +/* Set Interruption Controls Operation Controls */ >>>>> +#define SIC_IRQ_MODE_ALL 0 >>>>> +#define SIC_IRQ_MODE_SINGLE 1 >>>>> +#define SIC_IRQ_MODE_DIRECT 4 >>>>> +#define SIC_IRQ_MODE_D_ALL 16 >>>>> +#define SIC_IRQ_MODE_D_SINGLE 17 >>>>> +#define SIC_IRQ_MODE_SET_CPU 18 >>>>> + >>>>> /* directed interruption information block */ >>>>> struct zpci_diib { >>>>> u32 : 1; >>>>> @@ -134,13 +142,6 @@ int __zpci_store(u64 data, u64 req, u64 offset); >>>>> int zpci_store(const volatile void __iomem *addr, u64 data, unsigned long len); >>>>> int __zpci_store_block(const u64 *data, u64 req, u64 offset); >>>>> void zpci_barrier(void); >>>>> -int __zpci_set_irq_ctrl(u16 ctl, u8 isc, union zpci_sic_iib *iib); >>>>> - >>>>> -static inline int zpci_set_irq_ctrl(u16 ctl, u8 isc) >>>>> -{ >>>>> - union zpci_sic_iib iib = {{0}}; >>>>> - >>>>> - return __zpci_set_irq_ctrl(ctl, isc, &iib); >>>>> -} >>>>> +int zpci_set_irq_ctrl(u16 ctl, u8 isc, union zpci_sic_iib *iib); >>> >>> Since the __zpci_set_irq_ctrl() was already non static/inline the above >>> inline to non-inline change shouldn't make a performance difference. >>> >>> Looking at this makes me wonder though. Wouldn't it make sense to just >>> have the zpci_set_irq_ctrl() function inline in the header. Its body is >>> a single instruction inline asm plus a test_facility(). The latter by >>> the way I think also looks rather out of place there considering we >>> call zpci_set_irq_ctrl() in the interrupt handler and facilities can't >>> go away so it's pretty silly to check for it on every single >>> interrupt.. unless I'm totally missing something. >> >> This test_facility isn't new to this patch > > Yeah I got that part, your patch just made me look. > >> , it was added via >> >> commit 48070c73058be6de9c0d754d441ed7092dfc8f12 >> Author: Christian Borntraeger >> Date: Mon Oct 30 14:38:58 2017 +0100 >> >> s390/pci: do not require AIS facility >> >> It looks like in the past, we would not even initialize zpci at all if >> AIS wasn't available. With this, we initialize PCI but only do the SIC >> when we have AIS, which makes sense. > > Ah yes I guess that is the something I was missing. I was wondering why > that wasn't just tested for during init. > >> >> So for this patch, the sane thing to do is probably just keep the >> test_facility() in place and move to header, inline. > > Yes sounds good. > >> >> Maybe there's a subsequent optimization to be made (setup a static key >> like have_mio vs doing test_facility all the time?) > > Yeah, looking again more closely at test_facilities() it's probably not > that expensive either I'll do some tests. Maybe we can also just add a > comment and a normal unlikely() macro since with this series KVM would > also support AIS, correct? AIS was already being set as a KVM facility / allowed as QEMU capability before this series, however there was a period of time where QEMU was disabling it (disabled in QEMU 3f2d07b3b01e, enabled again in QEMU a5c8617af691) which I suspect was the impetus for this kernel change; this means that there are older machines that won't have it, but moving forward we should be OK in the standard case. Of course the kernel should still be able to tolerate the case where AIS is unavailable (old machine, intentionally forced off, etc), so maybe the unlikely indeed makes the most sense. As far as a comment for the unlikely I could add something like 'some virtualized environments may have disabled the AIS facility'?