From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-0.8 required=3.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS autolearn=no autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 583F7C433DF for ; Fri, 15 May 2020 11:02:38 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 2FE942074D for ; Fri, 15 May 2020 11:02:38 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726003AbgEOLCh (ORCPT ); Fri, 15 May 2020 07:02:37 -0400 Received: from mga02.intel.com ([134.134.136.20]:34967 "EHLO mga02.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725986AbgEOLCh (ORCPT ); Fri, 15 May 2020 07:02:37 -0400 IronPort-SDR: gXjKOn1sLgtqXpfQ8dXEWTFJN9qYziQ/MPIQOnGWNW+hT9HGhO3HQhGJD7u+PJIFCmeN2YHNlh u6z1ZeAoyGNw== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga006.fm.intel.com ([10.253.24.20]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 15 May 2020 04:02:33 -0700 IronPort-SDR: 1mBcVMARjkwPGldXiTtuXy5onzfD0YAbn0kDlc8pRF5TnH5clp7gR7gsvvI5j+8jPapKKOV2bf SyxjLrqE1Zsg== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.73,395,1583222400"; d="scan'208";a="464869783" Received: from smile.fi.intel.com (HELO smile) ([10.237.68.40]) by fmsmga006.fm.intel.com with ESMTP; 15 May 2020 04:02:28 -0700 Received: from andy by smile with local (Exim 4.93) (envelope-from ) id 1jZY6o-006qO1-St; Fri, 15 May 2020 14:02:30 +0300 Date: Fri, 15 May 2020 14:02:30 +0300 From: Andy Shevchenko To: Serge Semin Cc: Serge Semin , Vinod Koul , Viresh Kumar , Dan Williams , Alexey Malahov , Thomas Bogendoerfer , Paul Burton , Ralf Baechle , Arnd Bergmann , Rob Herring , linux-mips@vger.kernel.org, devicetree@vger.kernel.org, dmaengine@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v2 5/6] dmaengine: dw: Introduce max burst length hw config Message-ID: <20200515110230.GM185537@smile.fi.intel.com> References: <20200306131048.ADBE18030797@mail.baikalelectronics.ru> <20200508105304.14065-1-Sergey.Semin@baikalelectronics.ru> <20200508105304.14065-6-Sergey.Semin@baikalelectronics.ru> <20200508114153.GK185537@smile.fi.intel.com> <20200512140820.ssjv6pl7busqqi3t@mobilestation> <20200512191208.GG185537@smile.fi.intel.com> <20200512194734.j5xvm3khijpp5tkh@mobilestation> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20200512194734.j5xvm3khijpp5tkh@mobilestation> Organization: Intel Finland Oy - BIC 0357606-4 - Westendinkatu 7, 02160 Espoo Sender: dmaengine-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: dmaengine@vger.kernel.org On Tue, May 12, 2020 at 10:47:34PM +0300, Serge Semin wrote: > On Tue, May 12, 2020 at 10:12:08PM +0300, Andy Shevchenko wrote: > > On Tue, May 12, 2020 at 05:08:20PM +0300, Serge Semin wrote: > > > On Fri, May 08, 2020 at 02:41:53PM +0300, Andy Shevchenko wrote: > > > > On Fri, May 08, 2020 at 01:53:03PM +0300, Serge Semin wrote: > > > > > IP core of the DW DMA controller may be synthesized with different > > > > > max burst length of the transfers per each channel. According to Synopsis > > > > > having the fixed maximum burst transactions length may provide some > > > > > performance gain. At the same time setting up the source and destination > > > > > multi size exceeding the max burst length limitation may cause a serious > > > > > problems. In our case the system just hangs up. In order to fix this > > > > > lets introduce the max burst length platform config of the DW DMA > > > > > controller device and don't let the DMA channels configuration code > > > > > exceed the burst length hardware limitation. Depending on the IP core > > > > > configuration the maximum value can vary from channel to channel. > > > > > It can be detected either in runtime from the DWC parameter registers > > > > > or from the dedicated dts property. > > > > > > > > I'm wondering what can be the scenario when your peripheral will ask something > > > > which is not supported by DMA controller? > > > > > > I may misunderstood your statement, because seeing your activity around my > > > patchsets including the SPI patchset and sometimes very helpful comments, > > > this question answer seems too obvious to see you asking it. > > > > > > No need to go far for an example. See the DW APB SSI driver. Its DMA module > > > specifies the burst length to be 16, while not all of ours channels supports it. > > > Yes, originally it has been developed for the Intel Midfield SPI, but since I > > > converted the driver into a generic code we can't use a fixed value. For instance > > > in our hardware only two DMA channels of total 16 are capable of bursting up to > > > 16 bytes (data items) at a time, the rest of them are limited with up to 4 bytes > > > burst length. While there are two SPI interfaces, each of which need to have two > > > DMA channels for communications. So I need four channels in total to allocate to > > > provide the DMA capability for all interfaces. In order to set the SPI controller > > > up with valid optimized parameters the max-burst-length is required. Otherwise we > > > can end up with buffers overrun/underrun. > > > > Right, and we come to the question which channel better to be used by SPI and > > the rest devices. Without specific filter function you can easily get into a > > case of inverted optimizations, when SPI got channels with burst = 4, while > > it's needed 16, and other hardware otherwise. Performance wise it's worse > > scenario which we may avoid in the first place, right? > > If we start thinking like you said, we'll get stuck at a problem of which interfaces > should get faster DMA channels and which one should be left with slowest. In general > this task can't be solved, because without any application-specific requirement > they all are equally valuable and deserve to have the best resources allocated. > So we shouldn't assume that some interface is better or more valuable than > another, therefore in generic DMA client code any filtering is redundant. True, that's why I called it platform dependent quirks. You may do whatever you want / need to preform on your hardware best you can. If it's okay for your hardware to have this inverse optimization, than fine, generic DMA client should really not care about it. > > > > Peripheral needs to supply a lot of configuration parameters specific to the > > > > DMA controller in use (that's why we have struct dw_dma_slave). > > > > So, seems to me the feasible approach is supply correct data in the first place. > > > > > > How to supply a valid data if clients don't know the DMA controller limitations > > > in general? > > > > This is a good question. DMA controllers are quite different and having unified > > capabilities structure for all is almost impossible task to fulfil. That's why > > custom filter function(s) can help here. Based on compatible string you can > > implement whatever customized quirks like two functions, for example, to try 16 > > burst size first and fallback to 4 if none was previously found. > > Right. As I said in the previous email it's up to the corresponding platforms to > decide the criteria of the filtering including the max-burst length value. Correct! > Even though the DW DMA channels resources aren't uniform on Baikal-T1 SoC I also > won't do the filter-based channel allocation, because I can't predict the SoC > application. Some of them may be used on a platform with active SPI interface > utilization, some with specific requirements to UARTs and so on. It's your choice as platform maintainer. > > > > If you have specific channels to acquire then you probably need to provide a > > > > custom xlate / filter functions. Because above seems a bit hackish workaround > > > > of dynamic channel allocation mechanism. > > > > > > No, I don't have a specific channel to acquire and in general you may use any > > > returned from the DMA subsystem (though some platforms may need a dedicated > > > channels to use, in this case xlate / filter is required). In our SoC any DW DMAC > > > channel can be used for any DMA-capable peripherals like SPI, I2C, UART. But the > > > their DMA settings must properly and optimally configured. It can be only done > > > if you know the DMA controller parameters like max burst length, max block-size, > > > etc. > > > > > > So no. The change proposed by this patch isn't workaround, but a useful feature, > > > moreover expected to be supported by the generic DMA subsystem. > > > > See above. > > > > > > But let's see what we can do better. Since maximum is defined on the slave side > > > > device, it probably needs to define minimum as well, otherwise it's possible > > > > that some hardware can't cope underrun bursts. > > > > > > There is no need to define minimum if such limit doesn't exists except a > > > natural 1. Moreover it doesn't exist for all DMA controllers seeing noone has > > > added such capability into the generic DMA subsystem so far. > > > > There is a contract between provider and consumer about DMA resource. That's > > why both sides should participate in fulfilling it. Theoretically it may be a > > hardware that doesn't support minimum burst available in DMA by a reason. For > > such we would need minimum to be provided as well. > > I don't think 'theoretical' consideration counts when implementing something in > kernel. That 'theoretical' may never happen, but you'll end up supporting a > dummy functionality. Practicality is what kernel developers normally place > before anything else. The point here is to avoid half-baked solutions. I'm not against max-burst logic on top of the existing interface, but would be better if we allow the range, in this case it will work for any DMA controller (as be part of DMA engine family). I guess we need summarize this very long discussion and settle the next steps. (if you can provide in short form anybody can read in 1 minute it would be nice, I already forgot tons of paragraphs you sent here, esp. taking into account tons of paragraphs in the other Baikal related series) -- With Best Regards, Andy Shevchenko