From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-15.3 required=3.0 tests=BAYES_00, HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER,INCLUDES_PATCH, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 78884C11F65 for ; Wed, 30 Jun 2021 18:07:31 +0000 (UTC) Received: from gabe.freedesktop.org (gabe.freedesktop.org [131.252.210.177]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 3BDD261468 for ; Wed, 30 Jun 2021 18:07:31 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 3BDD261468 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=intel.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=intel-gfx-bounces@lists.freedesktop.org Received: from gabe.freedesktop.org (localhost [127.0.0.1]) by gabe.freedesktop.org (Postfix) with ESMTP id C4B826EA63; Wed, 30 Jun 2021 18:07:30 +0000 (UTC) Received: from mga07.intel.com (mga07.intel.com [134.134.136.100]) by gabe.freedesktop.org (Postfix) with ESMTPS id 2AD8D6EA63; Wed, 30 Jun 2021 18:07:29 +0000 (UTC) X-IronPort-AV: E=McAfee;i="6200,9189,10031"; a="272260113" X-IronPort-AV: E=Sophos;i="5.83,312,1616482800"; d="scan'208";a="272260113" Received: from orsmga005.jf.intel.com ([10.7.209.41]) by orsmga105.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 30 Jun 2021 11:07:28 -0700 X-IronPort-AV: E=Sophos;i="5.83,312,1616482800"; d="scan'208";a="626101141" Received: from unknown (HELO sdutt-i7) ([10.165.21.147]) by orsmga005-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 30 Jun 2021 11:07:28 -0700 Date: Wed, 30 Jun 2021 11:00:52 -0700 From: Matthew Brost To: Martin Peres Message-ID: <20210630180052.GA8283@sdutt-i7> References: <20210624070516.21893-1-matthew.brost@intel.com> <20210624070516.21893-48-matthew.brost@intel.com> <88cbe963-7188-f4ae-5acf-01a80bd2fe25@free.fr> MIME-Version: 1.0 Content-Disposition: inline In-Reply-To: <88cbe963-7188-f4ae-5acf-01a80bd2fe25@free.fr> User-Agent: Mutt/1.9.4 (2018-02-28) Subject: Re: [Intel-gfx] [PATCH 47/47] drm/i915/guc: Unblock GuC submission on Gen11+ X-BeenThere: intel-gfx@lists.freedesktop.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Intel graphics driver community testing & development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: intel-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Errors-To: intel-gfx-bounces@lists.freedesktop.org Sender: "Intel-gfx" On Wed, Jun 30, 2021 at 11:22:38AM +0300, Martin Peres wrote: > > > On 24/06/2021 10:05, Matthew Brost wrote: > > From: Daniele Ceraolo Spurio > > > > Unblock GuC submission on Gen11+ platforms. > > > > Signed-off-by: Michal Wajdeczko > > Signed-off-by: Daniele Ceraolo Spurio > > Signed-off-by: Matthew Brost > > --- > > drivers/gpu/drm/i915/gt/uc/intel_guc.h | 1 + > > drivers/gpu/drm/i915/gt/uc/intel_guc_submission.c | 8 ++++++++ > > drivers/gpu/drm/i915/gt/uc/intel_guc_submission.h | 3 +-- > > drivers/gpu/drm/i915/gt/uc/intel_uc.c | 14 +++++++++----- > > 4 files changed, 19 insertions(+), 7 deletions(-) > > > > diff --git a/drivers/gpu/drm/i915/gt/uc/intel_guc.h b/drivers/gpu/drm/i915/gt/uc/intel_guc.h > > index fae01dc8e1b9..77981788204f 100644 > > --- a/drivers/gpu/drm/i915/gt/uc/intel_guc.h > > +++ b/drivers/gpu/drm/i915/gt/uc/intel_guc.h > > @@ -54,6 +54,7 @@ struct intel_guc { > > struct ida guc_ids; > > struct list_head guc_id_list; > > + bool submission_supported; > > bool submission_selected; > > struct i915_vma *ads_vma; > > diff --git a/drivers/gpu/drm/i915/gt/uc/intel_guc_submission.c b/drivers/gpu/drm/i915/gt/uc/intel_guc_submission.c > > index a427336ce916..405339202280 100644 > > --- a/drivers/gpu/drm/i915/gt/uc/intel_guc_submission.c > > +++ b/drivers/gpu/drm/i915/gt/uc/intel_guc_submission.c > > @@ -2042,6 +2042,13 @@ void intel_guc_submission_disable(struct intel_guc *guc) > > /* Note: By the time we're here, GuC may have already been reset */ > > } > > +static bool __guc_submission_supported(struct intel_guc *guc) > > +{ > > + /* GuC submission is unavailable for pre-Gen11 */ > > + return intel_guc_is_supported(guc) && > > + INTEL_GEN(guc_to_gt(guc)->i915) >= 11; > > +} > > + > > static bool __guc_submission_selected(struct intel_guc *guc) > > { > > struct drm_i915_private *i915 = guc_to_gt(guc)->i915; > > @@ -2054,6 +2061,7 @@ static bool __guc_submission_selected(struct intel_guc *guc) > > void intel_guc_submission_init_early(struct intel_guc *guc) > > { > > + guc->submission_supported = __guc_submission_supported(guc); > > guc->submission_selected = __guc_submission_selected(guc); > > } > > diff --git a/drivers/gpu/drm/i915/gt/uc/intel_guc_submission.h b/drivers/gpu/drm/i915/gt/uc/intel_guc_submission.h > > index a2a3fad72be1..be767eb6ff71 100644 > > --- a/drivers/gpu/drm/i915/gt/uc/intel_guc_submission.h > > +++ b/drivers/gpu/drm/i915/gt/uc/intel_guc_submission.h > > @@ -37,8 +37,7 @@ int intel_guc_wait_for_pending_msg(struct intel_guc *guc, > > static inline bool intel_guc_submission_is_supported(struct intel_guc *guc) > > { > > - /* XXX: GuC submission is unavailable for now */ > > - return false; > > + return guc->submission_supported; > > } > > static inline bool intel_guc_submission_is_wanted(struct intel_guc *guc) > > diff --git a/drivers/gpu/drm/i915/gt/uc/intel_uc.c b/drivers/gpu/drm/i915/gt/uc/intel_uc.c > > index 7a69c3c027e9..61be0aa81492 100644 > > --- a/drivers/gpu/drm/i915/gt/uc/intel_uc.c > > +++ b/drivers/gpu/drm/i915/gt/uc/intel_uc.c > > @@ -34,8 +34,15 @@ static void uc_expand_default_options(struct intel_uc *uc) > > return; > > } > > - /* Default: enable HuC authentication only */ > > - i915->params.enable_guc = ENABLE_GUC_LOAD_HUC; > > + /* Intermediate platforms are HuC authentication only */ > > + if (IS_DG1(i915) || IS_ALDERLAKE_S(i915)) { > > + drm_dbg(&i915->drm, "Disabling GuC only due to old platform\n"); > > This comment does not seem accurate, given that DG1 is barely out, and ADL > is not out yet. How about: > > "Disabling GuC on untested platforms"? This isn't my comment but it seems right to me. AFAIK this describes the current PR but it is subject to change (i.e. we may enable GuC on DG1 by default at some point). > > > + i915->params.enable_guc = ENABLE_GUC_LOAD_HUC; > > + return; > > + } > > + > > + /* Default: enable HuC authentication and GuC submission */ > > + i915->params.enable_guc = ENABLE_GUC_LOAD_HUC | ENABLE_GUC_SUBMISSION; > > This seems to be in contradiction with the GuC submission plan which states: > > "Not enabled by default on any current platforms but can be enabled via > modparam enable_guc". > I don't believe any current platform gets this point where GuC submission would be enabled by default. The first would be ADL-P which isn't out yet. > When you rework the patch, could you please add a warning when the user > force-enables the GuC Command Submission? Something like: > > "WARNING: The user force-enabled the experimental GuC command submission > backend using i915.enable_guc. Please disable it if experiencing stability > issues. No bug reports will be accepted on this backend". > > This should allow you to work on the backend, while communicating clearly to > users that it is not ready just yet. Once it has matured, the warning can be > removed. This is a good idea but the only issue I see this message blowing up CI. We plan to enable GuC submission, via a modparam, on several platforms (e.g. TGL) where TGL isn't the PR in CI. I think if is a debug level message CI should be happy but I'll double check on this. Matt > > Cheers, > Martin > > > } > > /* Reset GuC providing us with fresh state for both GuC and HuC. > > @@ -313,9 +320,6 @@ static int __uc_init(struct intel_uc *uc) > > if (i915_inject_probe_failure(uc_to_gt(uc)->i915)) > > return -ENOMEM; > > - /* XXX: GuC submission is unavailable for now */ > > - GEM_BUG_ON(intel_uc_uses_guc_submission(uc)); > > - > > ret = intel_guc_init(guc); > > if (ret) > > return ret; > > _______________________________________________ Intel-gfx mailing list Intel-gfx@lists.freedesktop.org https://lists.freedesktop.org/mailman/listinfo/intel-gfx