From: Liming Sun <lsun@mellanox.com>
To: Olof Johansson <olof@lixom.net>, Arnd Bergmann <arnd@arndb.de>,
David Woods <dwoods@mellanox.com>,
Robin Murphy <robin.murphy@arm.com>, arm-soc <arm@kernel.org>
Cc: devicetree@vger.kernel.org, Liming Sun <lsun@mellanox.com>,
linux-arm-kernel@lists.infradead.org
Subject: [PATCH v7 9/9] soc: mellanox: host: Add the Rshim PCIe live-fish backend driver
Date: Thu, 3 Jan 2019 14:17:22 -0500 [thread overview]
Message-ID: <1546543042-156044-9-git-send-email-lsun@mellanox.com> (raw)
In-Reply-To: <1546543042-156044-1-git-send-email-lsun@mellanox.com>
In-Reply-To: <b143b40446c1870fb8d422b364ead95d54552be9.1527264077.git.lsun@mellanox.com>
This commit adds the PCIe live-fish backend driver to access the
Rshim interface on the BlueField SoC, such as on the Smart NIC.
It is slow access and can be used for live-fish mode when the NIC
firmware hasn't been programmed yet.
Reviewed-by: David Woods <dwoods@mellanox.com>
Signed-off-by: Liming Sun <lsun@mellanox.com>
---
drivers/soc/mellanox/host/Makefile | 2 +-
drivers/soc/mellanox/host/rshim_pcie_lf.c | 695 ++++++++++++++++++++++++++++++
2 files changed, 696 insertions(+), 1 deletion(-)
create mode 100644 drivers/soc/mellanox/host/rshim_pcie_lf.c
diff --git a/drivers/soc/mellanox/host/Makefile b/drivers/soc/mellanox/host/Makefile
index fa4b21c..79a1c86 100644
--- a/drivers/soc/mellanox/host/Makefile
+++ b/drivers/soc/mellanox/host/Makefile
@@ -1,2 +1,2 @@
-obj-m := rshim.o rshim_net.o rshim_usb.o rshim_pcie.o
+obj-m := rshim.o rshim_net.o rshim_usb.o rshim_pcie.o rshim_pcie_lf.o
diff --git a/drivers/soc/mellanox/host/rshim_pcie_lf.c b/drivers/soc/mellanox/host/rshim_pcie_lf.c
new file mode 100644
index 0000000..08e2c15
--- /dev/null
+++ b/drivers/soc/mellanox/host/rshim_pcie_lf.c
@@ -0,0 +1,695 @@
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * rshim_pcie_lf.c - Mellanox RShim PCIe Livefish driver for x86 host
+ *
+ * Copyright 2017 Mellanox Technologies. All Rights Reserved.
+ *
+ * This program is free software; you can redistribute it and/or
+ * modify it under the terms of the GNU General Public License
+ * as published by the Free Software Foundation, version 2.
+ *
+ * This program is distributed in the hope that it will be useful, but
+ * WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
+ * NON INFRINGEMENT. See the GNU General Public License for
+ * more details.
+ */
+
+#include <linux/pci.h>
+#include <linux/version.h>
+#include <linux/sched.h>
+#include <linux/sched/signal.h>
+
+#include "rshim.h"
+
+/* Disable RSim access. */
+static int rshim_disable;
+module_param(rshim_disable, int, 0444);
+MODULE_PARM_DESC(rshim_disable, "Disable rshim (obsoleted)");
+
+/** Our Vendor/Device IDs. */
+#define TILERA_VENDOR_ID 0x15b3
+#define BLUEFIELD_DEVICE_ID 0x0211
+
+/* Maximum number of devices this driver can handle */
+#define MAX_DEV_COUNT 16
+
+/* Mellanox Address & Data Capabilities */
+#define MELLANOX_ADDR 0x58
+#define MELLANOX_DATA 0x5c
+#define MELLANOX_CAP_READ 0x1
+
+/* TRIO_CR_GATEWAY registers */
+#define TRIO_CR_GW_LOCK 0xe38a0
+#define TRIO_CR_GW_LOCK_CPY 0xe38a4
+#define TRIO_CR_GW_DATA_UPPER 0xe38ac
+#define TRIO_CR_GW_DATA_LOWER 0xe38b0
+#define TRIO_CR_GW_CTL 0xe38b4
+#define TRIO_CR_GW_ADDR_UPPER 0xe38b8
+#define TRIO_CR_GW_ADDR_LOWER 0xe38bc
+#define TRIO_CR_GW_LOCK_ACQUIRED 0x80000000
+#define TRIO_CR_GW_LOCK_RELEASE 0x0
+#define TRIO_CR_GW_BUSY 0x60000000
+#define TRIO_CR_GW_TRIGGER 0xe0000000
+#define TRIO_CR_GW_READ_4BYTE 0x6
+#define TRIO_CR_GW_WRITE_4BYTE 0x2
+
+/* Base RShim Address */
+#define RSH_BASE_ADDR 0x80000000
+#define RSH_CHANNEL1_BASE 0x80010000
+
+struct rshim_pcie {
+ /* RShim backend structure. */
+ struct rshim_backend bd;
+
+ struct pci_dev *pci_dev;
+
+ /* Keep track of number of 8-byte word writes */
+ u8 write_count;
+};
+
+static struct rshim_pcie *instances[MAX_DEV_COUNT];
+
+/* Mechanism to access the CR space using hidden PCI capabilities */
+static int pci_cap_read(struct pci_dev *pci_dev, int offset,
+ u32 *result)
+{
+ int retval;
+
+ /*
+ * Write target offset to MELLANOX_ADDR.
+ * Set LSB to indicate a read operation.
+ */
+ retval = pci_write_config_dword(pci_dev, MELLANOX_ADDR,
+ offset | MELLANOX_CAP_READ);
+ if (retval)
+ return retval;
+
+ /* Read result from MELLANOX_DATA */
+ retval = pci_read_config_dword(pci_dev, MELLANOX_DATA,
+ result);
+ if (retval)
+ return retval;
+
+ return 0;
+}
+
+static int pci_cap_write(struct pci_dev *pci_dev, int offset,
+ u32 value)
+{
+ int retval;
+
+ /* Write data to MELLANOX_DATA */
+ retval = pci_write_config_dword(pci_dev, MELLANOX_DATA,
+ value);
+ if (retval)
+ return retval;
+
+ /*
+ * Write target offset to MELLANOX_ADDR.
+ * Leave LSB clear to indicate a write operation.
+ */
+ retval = pci_write_config_dword(pci_dev, MELLANOX_ADDR,
+ offset);
+ if (retval)
+ return retval;
+
+ return 0;
+}
+
+/* Acquire and release the TRIO_CR_GW_LOCK. */
+static int trio_cr_gw_lock_acquire(struct pci_dev *pci_dev)
+{
+ int retval;
+ u32 read_value;
+
+ /* Wait until TRIO_CR_GW_LOCK is free */
+ do {
+ retval = pci_cap_read(pci_dev, TRIO_CR_GW_LOCK,
+ &read_value);
+ if (retval)
+ return retval;
+ if (signal_pending(current))
+ return -EINTR;
+ } while (read_value & TRIO_CR_GW_LOCK_ACQUIRED);
+
+ /* Acquire TRIO_CR_GW_LOCK */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_LOCK,
+ TRIO_CR_GW_LOCK_ACQUIRED);
+ if (retval)
+ return retval;
+
+ return 0;
+}
+
+static int trio_cr_gw_lock_release(struct pci_dev *pci_dev)
+{
+ int retval;
+
+ /* Release TRIO_CR_GW_LOCK */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_LOCK,
+ TRIO_CR_GW_LOCK_RELEASE);
+
+ return retval;
+}
+
+/*
+ * Mechanism to access the RShim from the CR space using the
+ * TRIO_CR_GATEWAY.
+ */
+static int trio_cr_gw_read(struct pci_dev *pci_dev, int addr,
+ u32 *result)
+{
+ int retval;
+
+ /* Acquire TRIO_CR_GW_LOCK */
+ retval = trio_cr_gw_lock_acquire(pci_dev);
+ if (retval)
+ return retval;
+
+ /* Write addr to TRIO_CR_GW_ADDR_LOWER */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_ADDR_LOWER,
+ addr);
+ if (retval)
+ return retval;
+
+ /* Set TRIO_CR_GW_READ_4BYTE */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_CTL,
+ TRIO_CR_GW_READ_4BYTE);
+ if (retval)
+ return retval;
+
+ /* Trigger TRIO_CR_GW to read from addr */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_LOCK,
+ TRIO_CR_GW_TRIGGER);
+ if (retval)
+ return retval;
+
+ /* Read 32-bit data from TRIO_CR_GW_DATA_LOWER */
+ retval = pci_cap_read(pci_dev, TRIO_CR_GW_DATA_LOWER,
+ result);
+ if (retval)
+ return retval;
+
+ /* Release TRIO_CR_GW_LOCK */
+ retval = trio_cr_gw_lock_release(pci_dev);
+ if (retval)
+ return retval;
+
+ return 0;
+}
+
+static int trio_cr_gw_write(struct pci_dev *pci_dev, int addr,
+ u32 value)
+{
+ int retval;
+
+ /* Acquire TRIO_CR_GW_LOCK */
+ retval = trio_cr_gw_lock_acquire(pci_dev);
+ if (retval)
+ return retval;
+
+ /* Write 32-bit data to TRIO_CR_GW_DATA_LOWER */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_DATA_LOWER,
+ value);
+ if (retval)
+ return retval;
+
+ /* Write addr to TRIO_CR_GW_ADDR_LOWER */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_ADDR_LOWER,
+ addr);
+ if (retval)
+ return retval;
+
+ /* Set TRIO_CR_GW_WRITE_4BYTE */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_CTL,
+ TRIO_CR_GW_WRITE_4BYTE);
+ if (retval)
+ return retval;
+
+ /* Trigger CR gateway to write to RShim */
+ retval = pci_cap_write(pci_dev, TRIO_CR_GW_LOCK,
+ TRIO_CR_GW_TRIGGER);
+ if (retval)
+ return retval;
+
+ /* Release TRIO_CR_GW_LOCK */
+ retval = trio_cr_gw_lock_release(pci_dev);
+ if (retval)
+ return retval;
+
+ return 0;
+}
+
+/* Wait until the RSH_BYTE_ACC_CTL pending bit is cleared */
+static int rshim_byte_acc_pending_wait(struct pci_dev *pci_dev)
+{
+ int retval;
+ u32 read_value;
+
+ do {
+ retval = trio_cr_gw_read(pci_dev,
+ RSH_CHANNEL1_BASE + RSH_BYTE_ACC_CTL, &read_value);
+ if (retval)
+ return retval;
+ if (signal_pending(current))
+ return -EINTR;
+ } while (read_value & (RSH_CHANNEL1_BASE + RSH_BYTE_ACC_PENDING));
+
+ return 0;
+}
+
+/*
+ * Mechanism to do an 8-byte access to the Rshim using
+ * two 4-byte accesses through the Rshim Byte Access Widget.
+ */
+static int rshim_byte_acc_read(struct pci_dev *pci_dev, int addr,
+ u64 *result)
+{
+ int retval;
+ u32 read_value;
+ u64 read_result;
+
+ /* Wait for RSH_BYTE_ACC_CTL pending bit to be cleared */
+ retval = rshim_byte_acc_pending_wait(pci_dev);
+ if (retval)
+ return retval;
+
+ /* Write control bits to RSH_BYTE_ACC_CTL */
+ retval = trio_cr_gw_write(pci_dev, RSH_CHANNEL1_BASE + RSH_BYTE_ACC_CTL,
+ RSH_BYTE_ACC_SIZE);
+ if (retval)
+ return retval;
+
+ /* Write target address to RSH_BYTE_ACC_ADDR */
+ retval = trio_cr_gw_write(pci_dev, RSH_CHANNEL1_BASE +
+ RSH_BYTE_ACC_ADDR, addr);
+ if (retval)
+ return retval;
+
+ /* Write trigger bits to perform read */
+ retval = trio_cr_gw_write(pci_dev, RSH_CHANNEL1_BASE + RSH_BYTE_ACC_CTL,
+ RSH_BYTE_ACC_READ_TRIGGER);
+ if (retval)
+ return retval;
+
+ /* Wait for RSH_BYTE_ACC_CTL pending bit to be cleared */
+ retval = rshim_byte_acc_pending_wait(pci_dev);
+ if (retval)
+ return retval;
+
+ /* Read RSH_BYTE_ACC_RDAT to read lower 32-bits of data */
+ retval = trio_cr_gw_read(pci_dev, RSH_CHANNEL1_BASE + RSH_BYTE_ACC_RDAT,
+ &read_value);
+ if (retval)
+ return retval;
+
+ read_result = (u64)read_value << 32;
+
+ /* Wait for RSH_BYTE_ACC_CTL pending bit to be cleared */
+ retval = rshim_byte_acc_pending_wait(pci_dev);
+ if (retval)
+ return retval;
+
+ /* Read RSH_BYTE_ACC_RDAT to read upper 32-bits of data */
+ retval = trio_cr_gw_read(pci_dev, RSH_CHANNEL1_BASE + RSH_BYTE_ACC_RDAT,
+ &read_value);
+ if (retval)
+ return retval;
+
+ read_result |= (u64)read_value;
+ *result = be64_to_cpu(read_result);
+
+ return 0;
+}
+
+static int rshim_byte_acc_write(struct pci_dev *pci_dev, int addr,
+ u64 value)
+{
+ int retval;
+
+ /* Wait for RSH_BYTE_ACC_CTL pending bit to be cleared */
+ retval = rshim_byte_acc_pending_wait(pci_dev);
+ if (retval)
+ return retval;
+
+ /* Write control bits to RSH_BYTE_ACC_CTL */
+ retval = trio_cr_gw_write(pci_dev, RSH_CHANNEL1_BASE + RSH_BYTE_ACC_CTL,
+ RSH_BYTE_ACC_SIZE);
+ if (retval)
+ return retval;
+
+ /* Write target address to RSH_BYTE_ACC_ADDR */
+ retval = trio_cr_gw_write(pci_dev, RSH_CHANNEL1_BASE +
+ RSH_BYTE_ACC_ADDR, addr);
+ if (retval)
+ return retval;
+
+ /* Write control bits to RSH_BYTE_ACC_CTL */
+ retval = trio_cr_gw_write(pci_dev, RSH_CHANNEL1_BASE + RSH_BYTE_ACC_CTL,
+ RSH_BYTE_ACC_SIZE);
+ if (retval)
+ return retval;
+
+ /* Write lower 32 bits of data to TRIO_CR_GW_DATA */
+ retval = trio_cr_gw_write(pci_dev, RSH_CHANNEL1_BASE +
+ RSH_BYTE_ACC_WDAT, (u32)(value >> 32));
+ if (retval)
+ return retval;
+
+ /* Wait for RSH_BYTE_ACC_CTL pending bit to be cleared */
+ retval = rshim_byte_acc_pending_wait(pci_dev);
+ if (retval)
+ return retval;
+
+ /* Write upper 32 bits of data to TRIO_CR_GW_DATA */
+ retval = trio_cr_gw_write(pci_dev, RSH_CHANNEL1_BASE +
+ RSH_BYTE_ACC_WDAT, (u32)(value));
+ if (retval)
+ return retval;
+
+ return 0;
+}
+
+/*
+ * The RShim Boot FIFO has a holding register which can couple
+ * two consecutive 4-byte writes into a single 8-byte write
+ * before pushing the data into the FIFO.
+ * Hence the RShim Byte Access Widget is not necessary to write
+ * to the BOOT FIFO using 4-byte writes.
+ */
+static int rshim_boot_fifo_write(struct pci_dev *pci_dev, int addr,
+ u64 value)
+{
+ int retval;
+
+ /* Write lower 32 bits of data to RSH_BOOT_FIFO_DATA */
+ retval = trio_cr_gw_write(pci_dev, addr,
+ (u32)(value >> 32));
+ if (retval)
+ return retval;
+
+ /* Write upper 32 bits of data to RSH_BOOT_FIFO_DATA */
+ retval = trio_cr_gw_write(pci_dev, addr,
+ (u32)(value));
+ if (retval)
+ return retval;
+
+ return 0;
+}
+
+/* RShim read/write routines */
+static int rshim_pcie_read(struct rshim_backend *bd, int chan, int addr,
+ u64 *result)
+{
+ struct rshim_pcie *dev = container_of(bd, struct rshim_pcie, bd);
+ struct pci_dev *pci_dev = dev->pci_dev;
+ int retval;
+
+ if (!bd->has_rshim)
+ return -ENODEV;
+
+ dev->write_count = 0;
+
+ addr = RSH_BASE_ADDR + (addr | (chan << 16));
+ addr = be32_to_cpu(addr);
+
+ retval = rshim_byte_acc_read(pci_dev, addr, result);
+
+ return retval;
+}
+
+static int rshim_pcie_write(struct rshim_backend *bd, int chan, int addr,
+ u64 value)
+{
+ struct rshim_pcie *dev = container_of(bd, struct rshim_pcie, bd);
+ struct pci_dev *pci_dev = dev->pci_dev;
+ int retval;
+ u64 result;
+ bool is_boot_stream = (addr == RSH_BOOT_FIFO_DATA);
+
+ if (!bd->has_rshim)
+ return -ENODEV;
+
+ addr = RSH_BASE_ADDR + (addr | (chan << 16));
+ if (!is_boot_stream)
+ addr = be32_to_cpu(addr);
+
+ value = be64_to_cpu(value);
+
+ /*
+ * We cannot stream large numbers of PCIe writes to the RShim.
+ * Instead, we must write no more than 15 words before
+ * doing a read from another register within the RShim,
+ * which forces previous writes to drain.
+ * Note that we allow a max write_count of 7 since each 8-byte
+ * write is done using 2 4-byte writes in the boot fifo case.
+ */
+ if (dev->write_count == 7) {
+ /* Add memory barrier to synchronize the order. */
+ mb();
+ rshim_pcie_read(bd, 1, RSH_SCRATCHPAD, &result);
+ }
+ dev->write_count++;
+
+ if (is_boot_stream)
+ retval = rshim_boot_fifo_write(pci_dev, addr, value);
+ else
+ retval = rshim_byte_acc_write(pci_dev, addr, value);
+
+ return retval;
+}
+
+static void rshim_pcie_delete(struct kref *kref)
+{
+ struct rshim_backend *bd;
+ struct rshim_pcie *dev;
+
+ bd = container_of(kref, struct rshim_backend, kref);
+ dev = container_of(bd, struct rshim_pcie, bd);
+
+ rshim_deregister(bd);
+ if (dev->pci_dev)
+ dev_set_drvdata(&dev->pci_dev->dev, NULL);
+ kfree(dev);
+}
+
+/* Probe routine */
+static int rshim_pcie_probe(struct pci_dev *pci_dev,
+ const struct pci_device_id *id)
+{
+ struct rshim_pcie *dev = NULL;
+ struct rshim_backend *bd = NULL;
+ char *pcie_dev_name;
+ int index, retval, err = 0, allocfail = 0;
+ const int max_name_len = 20;
+
+ for (index = 0; index < MAX_DEV_COUNT; index++)
+ if (instances[index] == NULL)
+ break;
+ if (index == MAX_DEV_COUNT) {
+ pr_err("Driver cannot handle any more devices.\n");
+ return -ENODEV;
+ }
+
+ pcie_dev_name = kzalloc(max_name_len, GFP_KERNEL);
+ if (pcie_dev_name == NULL)
+ return -ENOMEM;
+ retval = snprintf(pcie_dev_name, max_name_len,
+ "rshim_pcie%d", index);
+ if (WARN_ON_ONCE(retval >= max_name_len)) {
+ err = -EINVAL;
+ goto error;
+ }
+
+ pr_debug("Probing %s\n", pcie_dev_name);
+
+ rshim_lock();
+
+ /* Find the backend. */
+ bd = rshim_find(pcie_dev_name);
+ if (bd) {
+ kref_get(&bd->kref);
+ dev = container_of(bd, struct rshim_pcie, bd);
+ } else {
+ /* Get some memory for this device's driver state. */
+ dev = kzalloc(sizeof(*dev), GFP_KERNEL);
+ if (dev == NULL) {
+ err = -ENOMEM;
+ rshim_unlock();
+ goto error;
+ }
+
+ instances[index] = dev;
+ bd = &dev->bd;
+ bd->has_rshim = 1;
+ bd->has_tm = 1;
+ bd->owner = THIS_MODULE;
+ bd->dev_name = pcie_dev_name;
+ bd->destroy = rshim_pcie_delete;
+ bd->read_rshim = rshim_pcie_read;
+ bd->write_rshim = rshim_pcie_write;
+ dev->write_count = 0;
+ mutex_init(&bd->mutex);
+ }
+
+ retval = rshim_fifo_alloc(bd);
+ if (retval) {
+ rshim_unlock();
+ pr_err("Failed to allocate fifo\n");
+ err = -ENOMEM;
+ goto enable_failed;
+ }
+
+ allocfail |= rshim_fifo_alloc(bd);
+
+ if (!bd->read_buf) {
+ bd->read_buf = kzalloc(READ_BUF_SIZE,
+ GFP_KERNEL);
+ }
+ allocfail |= bd->read_buf == 0;
+
+ if (!bd->write_buf) {
+ bd->write_buf = kzalloc(WRITE_BUF_SIZE,
+ GFP_KERNEL);
+ }
+ allocfail |= bd->write_buf == 0;
+
+ if (allocfail) {
+ rshim_unlock();
+ pr_err("can't allocate buffers\n");
+ goto enable_failed;
+ }
+
+ rshim_unlock();
+
+ /* Enable the device. */
+ err = pci_enable_device(pci_dev);
+ if (err != 0) {
+ pr_err("Device enable failed with error %d\n", err);
+ goto enable_failed;
+ }
+
+ /* Initialize object */
+ dev->pci_dev = pci_dev;
+ dev_set_drvdata(&pci_dev->dev, dev);
+
+ /* Enable PCI bus mastering. */
+ pci_set_master(pci_dev);
+
+ /*
+ * Register rshim here since it needs to detect whether other backend
+ * has already registered or not, which involves reading/writing rshim
+ * registers and has assumption that the under layer is working.
+ */
+ rshim_lock();
+ if (!bd->registered) {
+ retval = rshim_register(bd);
+ if (retval) {
+ pr_err("Backend register failed with error %d\n",
+ retval);
+ rshim_unlock();
+ goto register_failed;
+ }
+ }
+ rshim_unlock();
+
+ /* Notify that the device is attached */
+ mutex_lock(&bd->mutex);
+ retval = rshim_notify(bd, RSH_EVENT_ATTACH, 0);
+ mutex_unlock(&bd->mutex);
+ if (retval)
+ goto register_failed;
+
+ return 0;
+
+register_failed:
+ pci_disable_device(pci_dev);
+
+enable_failed:
+ rshim_lock();
+ kref_put(&dev->bd.kref, rshim_pcie_delete);
+ rshim_unlock();
+error:
+ kfree(pcie_dev_name);
+
+ return err;
+}
+
+/* Called via pci_unregister_driver() when the module is removed. */
+static void rshim_pcie_remove(struct pci_dev *pci_dev)
+{
+ struct rshim_pcie *dev = dev_get_drvdata(&pci_dev->dev);
+ int retval, flush_wq;
+
+ /*
+ * Reset TRIO_PCIE_INTFC_RX_BAR0_ADDR_MASK and TRIO_MAP_RSH_BASE.
+ * Otherwise, upon host reboot, the two registers will retain previous
+ * values that don't match the new BAR0 address that is assigned to
+ * the PCIe ports, causing host MMIO access to RShim to fail.
+ */
+ retval = rshim_pcie_write(&dev->bd, (RSH_SWINT >> 16) & 0xF,
+ RSH_SWINT & 0xFFFF, RSH_INT_VEC0_RTC__SWINT3_MASK);
+ if (retval)
+ pr_err("RShim write failed\n");
+
+ /* Clear the flags before deleting the backend. */
+ dev->bd.has_rshim = 0;
+ dev->bd.has_tm = 0;
+
+ rshim_notify(&dev->bd, RSH_EVENT_DETACH, 0);
+ mutex_lock(&dev->bd.mutex);
+ flush_wq = !cancel_delayed_work(&dev->bd.work);
+ if (flush_wq)
+ flush_workqueue(rshim_wq);
+ dev->bd.has_cons_work = 0;
+ kfree(dev->bd.read_buf);
+ kfree(dev->bd.write_buf);
+ rshim_fifo_free(&dev->bd);
+ mutex_unlock(&dev->bd.mutex);
+
+ rshim_lock();
+ kref_put(&dev->bd.kref, rshim_pcie_delete);
+ rshim_unlock();
+
+ pci_disable_device(pci_dev);
+ dev_set_drvdata(&pci_dev->dev, NULL);
+}
+
+static struct pci_device_id rshim_pcie_table[] = {
+ { PCI_DEVICE(TILERA_VENDOR_ID, BLUEFIELD_DEVICE_ID), },
+ { 0, }
+};
+MODULE_DEVICE_TABLE(pci, rshim_pcie_table);
+
+static struct pci_driver rshim_pcie_driver = {
+ .name = "rshim_pcie_lf",
+ .probe = rshim_pcie_probe,
+ .remove = rshim_pcie_remove,
+ .id_table = rshim_pcie_table,
+};
+
+static int __init rshim_pcie_init(void)
+{
+ int result;
+
+ /* Register the driver */
+ result = pci_register_driver(&rshim_pcie_driver);
+ if (result)
+ pr_err("pci_register failed, error number %d\n", result);
+
+ return result;
+}
+
+static void __exit rshim_pcie_exit(void)
+{
+ /* Unregister the driver. */
+ pci_unregister_driver(&rshim_pcie_driver);
+}
+
+module_init(rshim_pcie_init);
+module_exit(rshim_pcie_exit);
+
+MODULE_LICENSE("GPL");
+MODULE_AUTHOR("Mellanox Technologies");
+MODULE_VERSION("0.4");
--
1.8.3.1
_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel
next prev parent reply other threads:[~2019-01-03 19:20 UTC|newest]
Thread overview: 70+ messages / expand[flat|nested] mbox.gz Atom feed top
2018-05-25 16:06 [PATCH v1 1/4] soc: Add TmFifo driver for Mellanox BlueField Soc Liming Sun
2018-05-25 16:06 ` [PATCH v1 2/4] arm64: Add Mellanox BlueField SoC config option Liming Sun
2018-05-25 16:06 ` [PATCH v1 3/4] dt-bindings: soc: Add TmFifo binding for Mellanox BlueField SoC Liming Sun
2018-05-25 16:06 ` [PATCH v1 4/4] MAINTAINERS: Add entry for Mellanox Bluefield Soc Liming Sun
2018-05-25 17:14 ` [PATCH v1 1/4] soc: Add TmFifo driver for Mellanox BlueField Soc Robin Murphy
2018-05-25 20:18 ` Liming Sun
2018-05-25 20:17 ` [PATCH v2 " Liming Sun
2018-05-25 20:17 ` [PATCH v2 2/4] arm64: Add Mellanox BlueField SoC config option Liming Sun
2018-05-25 20:17 ` [PATCH v2 3/4] dt-bindings: soc: Add TmFifo binding for Mellanox BlueField SoC Liming Sun
2018-05-31 3:43 ` Rob Herring
2018-06-01 14:31 ` Liming Sun
2018-05-25 20:17 ` [PATCH v2 4/4] MAINTAINERS: Add entry for Mellanox Bluefield Soc Liming Sun
2018-06-01 14:31 ` [PATCH v3 1/4] soc: Add TmFifo driver for Mellanox BlueField Soc Liming Sun
2018-06-01 14:31 ` [PATCH v3 2/4] arm64: Add Mellanox BlueField SoC config option Liming Sun
2018-06-01 14:31 ` [PATCH v3 3/4] dt-bindings: soc: Add TmFifo binding for Mellanox BlueField SoC Liming Sun
2018-06-11 18:19 ` Rob Herring
2018-06-01 14:31 ` [PATCH v3 4/4] MAINTAINERS: Add entry for Mellanox Bluefield Soc Liming Sun
2018-10-24 17:55 ` [PATCH v4 1/4] soc: Add TmFifo driver for Mellanox BlueField Soc Liming Sun
2018-10-24 17:55 ` [PATCH v4 2/4] arm64: Add Mellanox BlueField SoC config option Liming Sun
2018-10-25 15:38 ` Arnd Bergmann
2018-10-26 19:18 ` Liming Sun
2018-10-26 19:32 ` Arnd Bergmann
2018-10-29 14:58 ` Liming Sun
2018-10-29 15:26 ` Arnd Bergmann
2018-10-29 16:09 ` Liming Sun
2018-10-24 17:55 ` [PATCH v4 3/4] dt-bindings: soc: Add TmFifo binding for Mellanox BlueField SoC Liming Sun
2018-10-25 15:32 ` Arnd Bergmann
2018-10-26 19:36 ` Liming Sun
2018-10-26 20:33 ` Arnd Bergmann
2018-10-29 16:48 ` Liming Sun
2019-01-24 15:07 ` Liming Sun
2018-10-24 17:55 ` [PATCH v4 4/4] MAINTAINERS: Add entry for Mellanox Bluefield Soc Liming Sun
2018-10-25 15:57 ` [PATCH v4 1/4] soc: Add TmFifo driver for Mellanox BlueField Soc Arnd Bergmann
2018-10-26 18:24 ` Liming Sun
2018-10-26 18:35 ` Arnd Bergmann
2018-10-29 14:17 ` Liming Sun
2018-10-29 14:52 ` Arnd Bergmann
2018-12-04 22:12 ` Liming Sun
2018-10-31 18:09 ` [PATCH v5 1/5] " Liming Sun
2018-10-31 18:09 ` [PATCH v5 2/5] arm64: Add Mellanox BlueField SoC config option Liming Sun
2018-10-31 18:09 ` [PATCH v5 3/5] dt-bindings: soc: Add TmFifo binding for Mellanox BlueField SoC Liming Sun
2018-10-31 18:09 ` [PATCH v5 4/5] MAINTAINERS: Add entry for Mellanox Bluefield Soc Liming Sun
2018-11-01 16:23 ` [PATCH v6 1/9] soc: Add TmFifo driver for Mellanox BlueField Soc Liming Sun
2018-12-12 23:07 ` Matthias Brugger
2019-01-03 19:20 ` Liming Sun
2018-11-01 16:25 ` Liming Sun
2018-11-01 16:25 ` [PATCH v6 2/9] arm64: Add Mellanox BlueField SoC config option Liming Sun
2018-11-01 16:25 ` [PATCH v6 3/9] dt-bindings: soc: Add TmFifo binding for Mellanox BlueField SoC Liming Sun
2018-11-01 16:25 ` [PATCH v6 4/9] MAINTAINERS: Add entry for Mellanox Bluefield Soc Liming Sun
2018-11-01 16:25 ` [PATCH v6 5/9] soc: mellanox: host: Add the common host side Rshim driver Liming Sun
2019-01-18 16:02 ` Arnd Bergmann
2019-01-21 19:22 ` Liming Sun
2019-01-22 12:20 ` Vincent Whitchurch
[not found] ` <DB6PR05MB32235BE3E5EBCA60ABDEDB13A1980@DB6PR05MB3223.eurprd05.prod.outlook.com>
2019-01-22 13:36 ` Liming Sun
2018-11-01 16:25 ` [PATCH v6 6/9] soc: mellanox: host: Add networking support over Rshim Liming Sun
2018-11-01 16:25 ` [PATCH v6 7/9] soc: mellanox: host: Add the Rshim USB backend driver Liming Sun
2018-11-01 16:25 ` [PATCH v6 8/9] soc: mellanox: host: Add the Rshim PCIe " Liming Sun
2018-11-01 16:25 ` [PATCH v6 9/9] soc: mellanox: host: Add the Rshim PCIe live-fish " Liming Sun
2019-01-03 19:17 ` [PATCH v7 1/9] soc: Add TmFifo driver for Mellanox BlueField Soc Liming Sun
2019-03-15 13:18 ` Matthias Brugger
2019-01-03 19:17 ` [PATCH v7 2/9] arm64: Add Mellanox BlueField SoC config option Liming Sun
2019-01-03 19:17 ` [PATCH v7 3/9] dt-bindings: soc: Add TmFifo binding for Mellanox BlueField SoC Liming Sun
2019-01-03 19:17 ` [PATCH v7 4/9] MAINTAINERS: Add entry for Mellanox Bluefield Soc Liming Sun
2019-01-03 19:17 ` [PATCH v7 5/9] soc: mellanox: host: Add the common host side Rshim driver Liming Sun
2019-01-03 19:17 ` [PATCH v7 6/9] soc: mellanox: host: Add networking support over Rshim Liming Sun
2019-01-03 19:17 ` [PATCH v7 7/9] soc: mellanox: host: Add the Rshim USB backend driver Liming Sun
2019-01-03 19:17 ` [PATCH v7 8/9] soc: mellanox: host: Add the Rshim PCIe " Liming Sun
2019-01-03 19:17 ` Liming Sun [this message]
2019-01-21 19:17 ` [PATCH v7 0/9] Mellanox BlueField ARM SoC Rshim driver Liming Sun
2019-02-18 13:24 ` Arnd Bergmann
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1546543042-156044-9-git-send-email-lsun@mellanox.com \
--to=lsun@mellanox.com \
--cc=arm@kernel.org \
--cc=arnd@arndb.de \
--cc=devicetree@vger.kernel.org \
--cc=dwoods@mellanox.com \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=olof@lixom.net \
--cc=robin.murphy@arm.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).