From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-8.8 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI, NICE_REPLY_A,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id B0CA0C433E2 for ; Thu, 10 Sep 2020 11:13:52 +0000 (UTC) Received: from merlin.infradead.org (merlin.infradead.org [205.233.59.134]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 1590120684 for ; Thu, 10 Sep 2020 11:13:52 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=lists.infradead.org header.i=@lists.infradead.org header.b="Dv88Ve3e" DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 1590120684 Authentication-Results: mail.kernel.org; dmarc=none (p=none dis=none) header.from=arm.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=merlin.20170209; h=Sender:Content-Type: Content-Transfer-Encoding:Cc:List-Subscribe:List-Help:List-Post:List-Archive: List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:Date:Message-ID:From: References:To:Subject:Reply-To:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=PY5jtPr4j11J8PDfWwCVS8njPhdTxx3XNninWuDkTNw=; b=Dv88Ve3eQh0NIxG9dHXQWTAKt 3xUJHKXt6zxCg5zJFXfi4GdiA++AY28NmirXrPI6G5dpRxaLeuzMhhdtWX2cLTGQw7g1ht6pJxzL7 l2/f8oD76IjU47HSXcR03SWRZx1fUz6t0cVF0myy5GoYvosLDXmcKXwqHCMZDTVdZIHK9ESbH/yHq q3ZenPwRW5DIJMmfVvP2s7YpkYAt1pxNItz/K07Nw5KI6sQYIxYYko2NnJ8b7v++fRk7NXmNdjdZs zBfrRBbmjlB/8ApwEFNWda/BtiOVHfk+jrANBeQifzp2MGMNxgwHEEU4E+wXYqohAlNCLoD8hnCod M4fEIAOKw==; Received: from localhost ([::1] helo=merlin.infradead.org) by merlin.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1kGKVR-0003vy-EH; Thu, 10 Sep 2020 11:12:45 +0000 Received: from foss.arm.com ([217.140.110.172]) by merlin.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1kGKVM-0003ua-EM for linux-arm-kernel@lists.infradead.org; Thu, 10 Sep 2020 11:12:42 +0000 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 1A46231B; Thu, 10 Sep 2020 04:12:38 -0700 (PDT) Received: from [192.168.1.179] (unknown [172.31.20.19]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 879433F68F; Thu, 10 Sep 2020 04:12:36 -0700 (PDT) Subject: Re: [PATCH v9 09/29] arm64: mte: Clear the tags when a page is mapped in user-space with PROT_MTE To: Catalin Marinas References: <20200904103029.32083-1-catalin.marinas@arm.com> <20200904103029.32083-10-catalin.marinas@arm.com> <5c2ebe16-2ac9-6cff-3456-6d8ac96b5fb7@arm.com> <20200910105258.GA4030@gaia> From: Steven Price Message-ID: <19137fdc-64c6-a5c2-d6f6-ebcf4f553816@arm.com> Date: Thu, 10 Sep 2020 12:12:27 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.10.0 MIME-Version: 1.0 In-Reply-To: <20200910105258.GA4030@gaia> Content-Language: en-GB X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20200910_071240_605439_09144EB2 X-CRM114-Status: GOOD ( 21.64 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: linux-arch@vger.kernel.org, Szabolcs Nagy , Andrey Konovalov , Kevin Brodsky , Peter Collingbourne , linux-mm@kvack.org, Andrew Morton , Vincenzo Frascino , Will Deacon , Dave P Martin , linux-arm-kernel@lists.infradead.org Content-Transfer-Encoding: 7bit Content-Type: text/plain; charset="us-ascii"; Format="flowed" Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On 10/09/2020 11:52, Catalin Marinas wrote: > On Thu, Sep 10, 2020 at 11:23:33AM +0100, Steven Price wrote: >> On 04/09/2020 11:30, Catalin Marinas wrote: >>> --- /dev/null >>> +++ b/arch/arm64/lib/mte.S >>> @@ -0,0 +1,34 @@ >>> +/* SPDX-License-Identifier: GPL-2.0-only */ >>> +/* >>> + * Copyright (C) 2020 ARM Ltd. >>> + */ >>> +#include >>> + >>> +#include >>> +#include >>> + >>> + .arch armv8.5-a+memtag >>> + >>> +/* >>> + * multitag_transfer_size - set \reg to the block size that is accessed by the >>> + * LDGM/STGM instructions. >>> + */ >>> + .macro multitag_transfer_size, reg, tmp >>> + mrs_s \reg, SYS_GMID_EL1 >>> + ubfx \reg, \reg, #SYS_GMID_EL1_BS_SHIFT, #SYS_GMID_EL1_BS_SIZE >>> + mov \tmp, #4 >>> + lsl \reg, \tmp, \reg >>> + .endm >>> + >>> +/* >>> + * Clear the tags in a page >>> + * x0 - address of the page to be cleared >>> + */ >>> +SYM_FUNC_START(mte_clear_page_tags) >>> + multitag_transfer_size x1, x2 >>> +1: stgm xzr, [x0] >>> + add x0, x0, x1 >>> + tst x0, #(PAGE_SIZE - 1) >>> + b.ne 1b >>> + ret >>> +SYM_FUNC_END(mte_clear_page_tags) >> >> Could the value of SYS_GMID_EL1 vary between CPUs and do we therefore need a >> preempt_disable() around mte_clear_page_tags() (and other functions in later >> patches)? > > If they differ, disabling preemption here is not sufficient. We'd have > to trap the GMID_EL1 access at EL2 as well and emulate it (we do this > for CTR_EL0 in dcache_line_size). Hmm, good point. It's actually not possible to properly emulate this - EL2 can trap GMID_EL1 to provide a different (presumably smaller) size, but LDGM/STGM will still read/store the number of tags of the underlying hardware. While simple loops like we've got at the moment won't care (we'll just end up doing useless work), it won't be architecturally correct. The guest can always deduce the underlying value. So I think we can safely consider this broken hardware. > I don't want to proactively implement this just in case we'll have > broken hardware (I feel a bit more optimistic today ;)). Given the above I think if we do have broken hardware the only sane thing to do would be to provide a way of overriding multitag_transfer_size to return the smallest size of all CPUs. Which works well enough for the uses we've currently got. Steve _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel