From: Alexandre Belloni <alexandre.belloni@bootlin.com>
To: Claudiu.Beznea@microchip.com
Cc: mark.rutland@arm.com, devicetree@vger.kernel.org,
sboyd@kernel.org, mturquette@baylibre.com,
linux-kernel@vger.kernel.org, robh+dt@kernel.org,
linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org
Subject: Re: [PATCH v3 4/4] clk: at91: sckc: add support for SAM9X60
Date: Fri, 10 May 2019 23:42:07 +0200 [thread overview]
Message-ID: <20190510214207.GG7622@piout.net> (raw)
In-Reply-To: <1557487388-32098-5-git-send-email-claudiu.beznea@microchip.com>
On 10/05/2019 11:23:40+0000, Claudiu.Beznea@microchip.com wrote:
> From: Claudiu Beznea <claudiu.beznea@microchip.com>
>
> Add support for SAM9X60's slow clock.
>
> Signed-off-by: Claudiu Beznea <claudiu.beznea@microchip.com>
Acked-by: Alexandre Belloni <alexandre.belloni@bootlin.com>
> ---
> drivers/clk/at91/sckc.c | 74 +++++++++++++++++++++++++++++++++++++++++++++++++
> 1 file changed, 74 insertions(+)
>
> diff --git a/drivers/clk/at91/sckc.c b/drivers/clk/at91/sckc.c
> index 2a4ac548de80..2c410f41b413 100644
> --- a/drivers/clk/at91/sckc.c
> +++ b/drivers/clk/at91/sckc.c
> @@ -415,6 +415,80 @@ static void __init of_sama5d3_sckc_setup(struct device_node *np)
> CLK_OF_DECLARE(sama5d3_clk_sckc, "atmel,sama5d3-sckc",
> of_sama5d3_sckc_setup);
>
> +static const struct clk_slow_bits at91sam9x60_bits = {
> + .cr_osc32en = BIT(1),
> + .cr_osc32byp = BIT(2),
> + .cr_oscsel = BIT(24),
> +};
> +
> +static void __init of_sam9x60_sckc_setup(struct device_node *np)
> +{
> + void __iomem *regbase = of_iomap(np, 0);
> + struct clk_hw_onecell_data *clk_data;
> + struct clk_hw *slow_rc, *slow_osc;
> + const char *xtal_name;
> + const char *parent_names[2] = { "slow_rc_osc", "slow_osc" };
> + bool bypass;
> + int ret;
> +
> + if (!regbase)
> + return;
> +
> + slow_rc = clk_hw_register_fixed_rate(NULL, parent_names[0], NULL, 0,
> + 32768);
> + if (IS_ERR(slow_rc))
> + return;
> +
> + xtal_name = of_clk_get_parent_name(np, 0);
> + if (!xtal_name)
> + goto unregister_slow_rc;
> +
> + bypass = of_property_read_bool(np, "atmel,osc-bypass");
> + slow_osc = at91_clk_register_slow_osc(regbase, parent_names[1],
> + xtal_name, 5000000, bypass,
> + &at91sam9x60_bits);
> + if (IS_ERR(slow_osc))
> + goto unregister_slow_rc;
> +
> + clk_data = kzalloc(sizeof(*clk_data) + (2 * sizeof(struct clk_hw *)),
> + GFP_KERNEL);
> + if (!clk_data)
> + goto unregister_slow_osc;
> +
> + /* MD_SLCK and TD_SLCK. */
> + clk_data->num = 2;
> + clk_data->hws[0] = clk_hw_register_fixed_rate(NULL, "md_slck",
> + parent_names[0],
> + 0, 32768);
> + if (IS_ERR(clk_data->hws[0]))
> + goto clk_data_free;
> +
> + clk_data->hws[1] = at91_clk_register_sam9x5_slow(regbase, "td_slck",
> + parent_names, 2,
> + &at91sam9x60_bits);
> + if (IS_ERR(clk_data->hws[1]))
> + goto unregister_md_slck;
> +
> + ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
> + if (WARN_ON(ret))
> + goto unregister_td_slck;
> +
> + return;
> +
> +unregister_td_slck:
> + clk_hw_unregister(clk_data->hws[1]);
> +unregister_md_slck:
> + clk_hw_unregister(clk_data->hws[0]);
> +clk_data_free:
> + kfree(clk_data);
> +unregister_slow_osc:
> + clk_hw_unregister(slow_osc);
> +unregister_slow_rc:
> + clk_hw_unregister(slow_rc);
> +}
> +CLK_OF_DECLARE(sam9x60_clk_sckc, "microchip,sam9x60-sckc",
> + of_sam9x60_sckc_setup);
> +
> static int clk_sama5d4_slow_osc_prepare(struct clk_hw *hw)
> {
> struct clk_sama5d4_slow_osc *osc = to_clk_sama5d4_slow_osc(hw);
> --
> 2.7.4
>
--
Alexandre Belloni, Bootlin
Embedded Linux and Kernel engineering
https://bootlin.com
_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel
prev parent reply other threads:[~2019-05-10 21:42 UTC|newest]
Thread overview: 13+ messages / expand[flat|nested] mbox.gz Atom feed top
2019-05-10 11:23 [PATCH v3 0/4] add slow clock support for SAM9X60 Claudiu.Beznea
2019-05-10 11:23 ` [PATCH v3 1/4] clk: at91: sckc: sama5d4 has no bypass support Claudiu.Beznea
2019-05-10 20:11 ` Alexandre Belloni
2019-05-10 11:23 ` [PATCH v3 2/4] clk: at91: sckc: add support to specify registers bit offsets Claudiu.Beznea
2019-05-10 21:32 ` Alexandre Belloni
2019-05-16 8:10 ` Claudiu.Beznea
2019-05-17 21:13 ` Alexandre Belloni
2019-05-20 8:54 ` Claudiu.Beznea
2019-05-10 11:23 ` [PATCH v3 3/4] dt-bindings: clk: at91: add bindings for SAM9X60's slow clock controller Claudiu.Beznea
2019-05-10 21:33 ` Alexandre Belloni
2019-05-13 17:48 ` Rob Herring
2019-05-10 11:23 ` [PATCH v3 4/4] clk: at91: sckc: add support for SAM9X60 Claudiu.Beznea
2019-05-10 21:42 ` Alexandre Belloni [this message]
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20190510214207.GG7622@piout.net \
--to=alexandre.belloni@bootlin.com \
--cc=Claudiu.Beznea@microchip.com \
--cc=devicetree@vger.kernel.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=mark.rutland@arm.com \
--cc=mturquette@baylibre.com \
--cc=robh+dt@kernel.org \
--cc=sboyd@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).