From: Mathieu Poirier <mathieu.poirier@linaro.org>
To: Mike Leach <mike.leach@linaro.org>
Cc: devicetree@vger.kernel.org, coresight@lists.linaro.org,
suzuki.poulose@arm.com, linux-arm-kernel@lists.infradead.org,
linux-doc@vger.kernel.org
Subject: Re: [PATCH v5 06/14] coresight: cti: Add device tree support for v8 arch CTI
Date: Mon, 25 Nov 2019 12:00:15 -0700 [thread overview]
Message-ID: <20191125190015.GA18542@xps15> (raw)
In-Reply-To: <20191119231912.12768-7-mike.leach@linaro.org>
On Tue, Nov 19, 2019 at 11:19:04PM +0000, Mike Leach wrote:
> The v8 architecture defines the relationship between a PE, its optional ETM
> and a CTI. Unlike non-architectural CTIs which are implementation defined,
> this has a fixed set of connections which can therefore be represented as a
> simple tag in the device tree.
>
> This patch defines the tags needed to create an entry for this PE/ETM/CTI
> relationship, and provides functionality to implement the connection model
> in the CTI driver.
>
> Signed-off-by: Mike Leach <mike.leach@linaro.org>
> ---
> .../coresight/coresight-cti-platform.c | 205 ++++++++++++++++++
> 1 file changed, 205 insertions(+)
>
> diff --git a/drivers/hwtracing/coresight/coresight-cti-platform.c b/drivers/hwtracing/coresight/coresight-cti-platform.c
> index 665be86c585d..790dd30b85f5 100644
> --- a/drivers/hwtracing/coresight/coresight-cti-platform.c
> +++ b/drivers/hwtracing/coresight/coresight-cti-platform.c
> @@ -3,10 +3,208 @@
> * Copyright (c) 2019, The Linaro Limited. All rights reserved.
> */
>
> +#include <dt-bindings/arm/coresight-cti-dt.h>
> #include <linux/of.h>
>
> #include "coresight-cti.h"
>
> +/* Number of CTI signals in the v8 architecturally defined connection */
> +#define NR_V8PE_IN_SIGS 2
> +#define NR_V8PE_OUT_SIGS 3
> +#define NR_V8ETM_INOUT_SIGS 4
> +
> +/* CTI device tree connection property keywords */
> +#define CTI_DT_V8ARCH "arm,cti-v8-arch"
> +#define CTI_DT_CSDEV_ASSOC "arm,cs-dev-assoc"
> +
> +/*
> + * Find a registered coresight device from a device fwnode.
> + * The node info is associated with the AMBA parent, but the
> + * csdev keeps a copy so iterate round the coresight bus to
> + * find the device.
> + */
> +static struct coresight_device *
> +cti_get_assoc_csdev_by_fwnode(struct fwnode_handle *r_fwnode)
> +{
> + struct device *dev;
> + struct coresight_device *csdev = NULL;
> +
> + dev = bus_find_device_by_fwnode(&coresight_bustype, r_fwnode);
> + if (dev) {
> + csdev = to_coresight_device(dev);
> + put_device(dev);
> + }
> + return csdev;
> +}
> +
> +#ifdef CONFIG_OF
> +/*
> + * CTI can be bound to a CPU, or a system device.
> + * CPU can be declared at the device top level or in a connections node
> + * so need to check relative to node not device.
> + */
> +static int of_cti_get_cpu_at_node(const struct device_node *node)
> +{
> + int cpu;
> + struct device_node *dn;
> +
> + if (node == NULL)
> + return -1;
> +
> + dn = of_parse_phandle(node, "cpu", 0);
> + /* CTI affinity defaults to no cpu */
> + if (!dn)
> + return -1;
> + cpu = of_cpu_node_to_id(dn);
> + of_node_put(dn);
> +
> + /* No Affinity if no cpu nodes are found */
> + return (cpu < 0) ? -1 : cpu;
> +}
> +
> +static const char *of_cti_get_node_name(const struct device_node *node)
> +{
> + if (node)
> + return node->full_name;
> + return "unknown";
> +}
> +#else
> +static int of_cti_get_cpu_at_node(const struct device_node *node)
> +{
> + return -1;
> +}
> +
> +static const char *of_cti_get_node_name(const struct device_node *node)
> +{
> + return "unknown";
> +}
> +#endif
> +
> +static int cti_plat_get_cpu_at_node(struct fwnode_handle *fwnode)
> +{
> + if (is_of_node(fwnode))
> + return of_cti_get_cpu_at_node(to_of_node(fwnode));
> + return -1;
> +}
> +
> +static const char *cti_plat_get_node_name(struct fwnode_handle *fwnode)
> +{
> + if (is_of_node(fwnode))
> + return of_cti_get_node_name(to_of_node(fwnode));
> + return "unknown";
> +}
> +
> +static int cti_plat_create_v8_etm_connection(struct device *dev,
> + struct cti_drvdata *drvdata)
> +{
> + int ret = -ENOMEM, i;
> + struct fwnode_handle *root_fwnode, *cs_fwnode;
> + const char *assoc_name = NULL;
> + struct coresight_device *csdev;
> + struct cti_trig_con *tc = NULL;
> +
> + root_fwnode = dev_fwnode(dev);
> + if (IS_ERR_OR_NULL(root_fwnode))
> + return -EINVAL;
> +
> + /* Can optionally have an etm node - return if not */
> + cs_fwnode = fwnode_find_reference(root_fwnode, CTI_DT_CSDEV_ASSOC, 0);
> + if (IS_ERR_OR_NULL(cs_fwnode))
> + return 0;
> +
> + /* allocate memory */
> + tc = cti_allocate_trig_con(dev, NR_V8ETM_INOUT_SIGS,
> + NR_V8ETM_INOUT_SIGS);
> + if (!tc)
> + goto create_v8_etm_out;
> +
> + /* build connection data */
> + tc->con_in->used_mask = 0xF0; /* sigs <4,5,6,7> */
> + tc->con_out->used_mask = 0xF0; /* sigs <4,5,6,7> */
> +
> + /*
> + * The EXTOUT type signals from the ETM are connected to a set of input
> + * triggers on the CTI, the EXTIN being connected to output triggers.
> + */
> + for (i = 0; i < NR_V8ETM_INOUT_SIGS; i++) {
> + tc->con_in->sig_types[i] = ETM_EXTOUT;
> + tc->con_out->sig_types[i] = ETM_EXTIN;
> + }
> +
> + /*
> + * We look to see if the ETM coresight device associated with this
> + * handle has been registered with the system - i.e. probed before
> + * this CTI. If so csdev will be non NULL and we can use the device
> + * name and pass the csdev to the connection entry function where
> + * the association will be recorded.
> + * If not, then simply record the name in the connection data, the
> + * probing of the ETM will call into the CTI driver API to update the
> + * association then.
> + */
> + csdev = cti_get_assoc_csdev_by_fwnode(cs_fwnode);
> + if (csdev)
> + assoc_name = dev_name(&csdev->dev);
> + else
> + assoc_name = cti_plat_get_node_name(cs_fwnode);
> + ret = cti_add_connection_entry(dev, drvdata, tc, csdev, assoc_name);
> +
> +create_v8_etm_out:
> + fwnode_handle_put(cs_fwnode);
> + return ret;
> +}
> +
> +/*
> + * Create an architecturally defined v8 connection
> + * must have a cpu, can have an ETM.
> + */
> +static int cti_plat_create_v8_connections(struct device *dev,
> + struct cti_drvdata *drvdata)
> +{
> + struct cti_device *cti_dev = &drvdata->ctidev;
> + struct cti_trig_con *tc = NULL;
> + int cpuid = 0;
> + char cpu_name_str[16];
> + int ret = -ENOMEM;
> +
> + /* Must have a cpu node */
> + cpuid = cti_plat_get_cpu_at_node(dev_fwnode(dev));
> + if (cpuid < 0) {
> + dev_warn(dev, "CTI v8 DT binding no cpu\n");
> + return -EINVAL;
> + }
> + cti_dev->cpu = cpuid;
> +
> + /* Allocate the v8 cpu connection memory */
> + tc = cti_allocate_trig_con(dev, NR_V8PE_IN_SIGS, NR_V8PE_OUT_SIGS);
> + if (!tc)
> + goto of_create_v8_out;
> +
> + /* Set the v8 PE CTI connection data */
> + tc->con_in->used_mask = 0x3; /* sigs <0 1> */
> + tc->con_in->sig_types[0] = PE_DBGTRIGGER;
> + tc->con_in->sig_types[1] = PE_PMUIRQ;
> + tc->con_out->used_mask = 0x7; /* sigs <0 1 2 > */
> + tc->con_out->sig_types[0] = PE_EDBGREQ;
> + tc->con_out->sig_types[1] = PE_DBGRESTART;
> + tc->con_out->sig_types[2] = PE_CTIIRQ;
> + scnprintf(cpu_name_str, sizeof(cpu_name_str), "cpu%d", cpuid);
> +
> + ret = cti_add_connection_entry(dev, drvdata, tc, NULL, cpu_name_str);
> + if (ret)
> + goto of_create_v8_out;
> +
> + /* Create the v8 ETM associated connection */
> + ret = cti_plat_create_v8_etm_connection(dev, drvdata);
> + if (ret)
> + goto of_create_v8_out;
> +
> + /* filter pe_edbgreq - PE trigout sig <0> */
> + drvdata->config.trig_out_filter |= 0x1;
> +
> +of_create_v8_out:
> + return ret;
> +}
> +
> /* get the hardware configuration & connection data. */
> int cti_plat_get_hw_data(struct device *dev,
> struct cti_drvdata *drvdata)
> @@ -14,6 +212,13 @@ int cti_plat_get_hw_data(struct device *dev,
> int rc = 0;
> struct cti_device *cti_dev = &drvdata->ctidev;
>
> + /* check for a v8 architectural CTI device */
> + if (device_property_read_bool(dev, CTI_DT_V8ARCH)) {
> + rc = cti_plat_create_v8_connections(dev, drvdata);
> + if (rc)
> + return rc;
> + }
> +
> /* if no connections, just add a single default based on max IN-OUT */
> if (cti_dev->nr_trig_con == 0)
> rc = cti_add_default_connection(dev, drvdata);
Reviewed-by: Mathieu Poirier <mathieu.poirier@linaro.org>
> --
> 2.17.1
>
_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel
next prev parent reply other threads:[~2019-11-25 19:00 UTC|newest]
Thread overview: 62+ messages / expand[flat|nested] mbox.gz Atom feed top
2019-11-19 23:18 [PATCH v5 00/14] CoreSight CTI Driver Mike Leach
2019-11-19 23:18 ` [PATCH v5 01/14] coresight: cti: Initial " Mike Leach
2019-11-21 20:21 ` Mathieu Poirier
2019-11-29 12:05 ` Mike Leach
2019-12-03 16:53 ` Mathieu Poirier
2019-11-25 19:03 ` Suzuki Kuruppassery Poulose
2019-11-29 12:06 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 02/14] coresight: cti: Add sysfs coresight mgmt reg access Mike Leach
2019-11-22 17:19 ` Mathieu Poirier
2019-11-19 23:19 ` [PATCH v5 03/14] coresight: cti: Add sysfs access to program function regs Mike Leach
2019-11-27 18:26 ` Suzuki Kuruppassery Poulose
2019-11-29 12:47 ` Mike Leach
2019-11-28 10:54 ` Suzuki Kuruppassery Poulose
2019-11-28 17:20 ` Mathieu Poirier
2019-11-28 18:00 ` Suzuki Kuruppassery Poulose
2019-11-29 12:50 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 04/14] coresight: cti: Add sysfs trigger / channel programming API Mike Leach
2019-11-22 18:40 ` Mathieu Poirier
2019-11-27 18:40 ` Suzuki Kuruppassery Poulose
2019-11-29 13:01 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 05/14] dt-bindings: arm: Adds CoreSight CTI hardware definitions Mike Leach
2019-11-20 19:06 ` Mathieu Poirier
2019-11-20 22:39 ` Mike Leach
2019-11-22 23:33 ` Rob Herring
2019-11-29 13:50 ` Mike Leach
2019-11-29 14:12 ` Suzuki Kuruppassery Poulose
2019-11-28 18:38 ` Suzuki Kuruppassery Poulose
2019-11-29 13:57 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 06/14] coresight: cti: Add device tree support for v8 arch CTI Mike Leach
2019-11-25 19:00 ` Mathieu Poirier [this message]
2019-11-29 11:33 ` Suzuki Kuruppassery Poulose
2019-12-03 10:59 ` Mike Leach
2019-12-03 11:28 ` Suzuki Kuruppassery Poulose
2019-12-03 12:25 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 07/14] coresight: cti: Add device tree support for custom CTI Mike Leach
2019-11-25 21:22 ` Mathieu Poirier
2019-11-29 14:16 ` Suzuki Kuruppassery Poulose
2019-11-29 21:11 ` Mathieu Poirier
2019-11-29 14:18 ` Suzuki Kuruppassery Poulose
2019-12-03 14:05 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 08/14] coresight: cti: Enable CTI associated with devices Mike Leach
2019-11-25 22:45 ` Mathieu Poirier
2019-12-05 16:33 ` Mike Leach
2019-11-29 18:28 ` Suzuki Kuruppassery Poulose
2019-11-29 21:25 ` Mathieu Poirier
2019-12-05 16:33 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 09/14] coresight: cti: Add connection information to sysfs Mike Leach
2019-11-27 18:09 ` Mathieu Poirier
2019-12-06 16:24 ` Mike Leach
2019-12-02 9:47 ` Suzuki Kuruppassery Poulose
2019-12-06 16:24 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 10/14] dt-bindings: qcom: Add CTI options for qcom msm8916 Mike Leach
2019-11-27 18:18 ` Mathieu Poirier
2019-11-19 23:19 ` [PATCH v5 11/14] dt-bindings: arm: Juno platform - add CTI entries to device tree Mike Leach
2019-11-27 18:25 ` Mathieu Poirier
2019-11-19 23:19 ` [PATCH v5 12/14] dt-bindings: hisilicon: Add CTI bindings for hi-6220 Mike Leach
2019-11-19 23:19 ` [PATCH v5 13/14] docs: coresight: Update documentation for CoreSight to cover CTI Mike Leach
2019-11-27 19:00 ` Mathieu Poirier
2019-12-02 10:43 ` Suzuki Kuruppassery Poulose
2019-12-06 17:39 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 14/14] docs: sysfs: coresight: Add sysfs ABI documentation for CTI Mike Leach
2019-11-27 19:08 ` Mathieu Poirier
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20191125190015.GA18542@xps15 \
--to=mathieu.poirier@linaro.org \
--cc=coresight@lists.linaro.org \
--cc=devicetree@vger.kernel.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-doc@vger.kernel.org \
--cc=mike.leach@linaro.org \
--cc=suzuki.poulose@arm.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).