From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-14.2 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH, MAILING_LIST_MULTI,NICE_REPLY_A,SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id F10E1C433E2 for ; Wed, 16 Sep 2020 01:45:30 +0000 (UTC) Received: from merlin.infradead.org (merlin.infradead.org [205.233.59.134]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 99CD320684 for ; Wed, 16 Sep 2020 01:45:30 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=lists.infradead.org header.i=@lists.infradead.org header.b="tTj5eTuC" DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 99CD320684 Authentication-Results: mail.kernel.org; dmarc=none (p=none dis=none) header.from=hisilicon.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=merlin.20170209; h=Sender:Content-Transfer-Encoding: Content-Type:Cc:List-Subscribe:List-Help:List-Post:List-Archive: List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:Date:Message-ID:From: References:To:Subject:Reply-To:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=3T6neqSxz368oo/H5t+CR8qnqWusVyhbvuIbgPbHeBY=; b=tTj5eTuCnjBq85touJUSVTNyI vKIMgdTvTCeRgwhvQiVovQm3DTCb+e/PlD0IxsjC8Fs0Pgpe4RdMXCBE7HkyRGGpUNbxBEc8A0gEY oP+Rcu8IF4g8lMfTW1KwdYVuuhzQ89FqF+ekW3Gukit2g6EO5F6ULnzxxeVLcE7Zz1xQE1OnbOyrb rFG4h0zrS7yLDBibqLAc2eu8mhxXBMtWupSaPyhQeGBQz+euYlntYFoFW/ni9JQBg4nmt3n4t7OLv OAs9QK6hpTnI6DyboLINiMpoVX6KFbxNyuOtDwIJxFOLJl4xB3wimPpEMX7Ebg7NrRtbKiJHbgt/B QDtkUdJfA==; Received: from localhost ([::1] helo=merlin.infradead.org) by merlin.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1kIMUV-0005m1-ST; Wed, 16 Sep 2020 01:44:11 +0000 Received: from szxga06-in.huawei.com ([45.249.212.32] helo=huawei.com) by merlin.infradead.org with esmtps (Exim 4.92.3 #3 (Red Hat Linux)) id 1kIMUS-0005l1-I0 for linux-arm-kernel@lists.infradead.org; Wed, 16 Sep 2020 01:44:09 +0000 Received: from DGGEMS409-HUB.china.huawei.com (unknown [172.30.72.58]) by Forcepoint Email with ESMTP id E14206F8034D24EA6691; Wed, 16 Sep 2020 09:44:05 +0800 (CST) Received: from [10.57.101.250] (10.57.101.250) by DGGEMS409-HUB.china.huawei.com (10.3.19.209) with Microsoft SMTP Server id 14.3.487.0; Wed, 16 Sep 2020 09:44:03 +0800 Subject: Re: [PATCH v3 1/6] ARM: dts: hisilicon: Fix SP804 users List-Id: To: Andre Przywara , References: <20200907121831.242281-1-andre.przywara@arm.com> <20200907121831.242281-2-andre.przywara@arm.com> From: Wei Xu Message-ID: <5F616DE3.7080801@hisilicon.com> Date: Wed, 16 Sep 2020 09:44:03 +0800 User-Agent: Mozilla/5.0 (Windows NT 6.1; WOW64; rv:38.0) Gecko/20100101 Thunderbird/38.2.0 MIME-Version: 1.0 In-Reply-To: <20200907121831.242281-2-andre.przywara@arm.com> X-Originating-IP: [10.57.101.250] X-CFilter-Loop: Reflected X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20200915_214408_854333_FB786C18 X-CRM114-Status: GOOD ( 17.02 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Rob Herring , Chanho Min , linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Hi Andre, On 2020/9/7 20:18, Andre Przywara wrote: > The SP804 binding only specifies one or three clocks, but does not allow > just two clocks. > The HiSi 3620 .dtsi specified two clocks for the two timers, plus gave > one "apb_pclk" clock-name to appease the primecell bus driver. > > Extend the clocks by duplicating the first clock to the end of the clock > list, and add two dummy clock-names to make the primecell driver happy. > > I don't know what the real APB clock for the IP is, but with the current > DT the first timer clock was used for that, so this change keeps the > current status. > > Signed-off-by: Andre Przywara Thanks! Applied to the hisilicon arm32 dt tree. Best Regards, Wei > --- > arch/arm/boot/dts/hi3620.dtsi | 30 ++++++++++++++++++++---------- > arch/arm/boot/dts/hip04.dtsi | 4 ++-- > 2 files changed, 22 insertions(+), 12 deletions(-) > > diff --git a/arch/arm/boot/dts/hi3620.dtsi b/arch/arm/boot/dts/hi3620.dtsi > index f0af1bf2b4d8..355175b25fd6 100644 > --- a/arch/arm/boot/dts/hi3620.dtsi > +++ b/arch/arm/boot/dts/hi3620.dtsi > @@ -111,8 +111,10 @@ > reg = <0x800000 0x1000>; > /* timer00 & timer01 */ > interrupts = <0 0 4>, <0 1 4>; > - clocks = <&clock HI3620_TIMER0_MUX>, <&clock HI3620_TIMER1_MUX>; > - clock-names = "apb_pclk"; > + clocks = <&clock HI3620_TIMER0_MUX>, > + <&clock HI3620_TIMER1_MUX>, > + <&clock HI3620_TIMER0_MUX>; > + clock-names = "timer0clk", "timer1clk", "apb_pclk"; > status = "disabled"; > }; > > @@ -121,8 +123,10 @@ > reg = <0x801000 0x1000>; > /* timer10 & timer11 */ > interrupts = <0 2 4>, <0 3 4>; > - clocks = <&clock HI3620_TIMER2_MUX>, <&clock HI3620_TIMER3_MUX>; > - clock-names = "apb_pclk"; > + clocks = <&clock HI3620_TIMER2_MUX>, > + <&clock HI3620_TIMER3_MUX>, > + <&clock HI3620_TIMER2_MUX>; > + clock-names = "timer0clk", "timer1clk", "apb_pclk"; > status = "disabled"; > }; > > @@ -131,8 +135,10 @@ > reg = <0xa01000 0x1000>; > /* timer20 & timer21 */ > interrupts = <0 4 4>, <0 5 4>; > - clocks = <&clock HI3620_TIMER4_MUX>, <&clock HI3620_TIMER5_MUX>; > - clock-names = "apb_pclk"; > + clocks = <&clock HI3620_TIMER4_MUX>, > + <&clock HI3620_TIMER5_MUX>, > + <&clock HI3620_TIMER4_MUX>; > + clock-names = "timer0lck", "timer1clk", "apb_pclk"; > status = "disabled"; > }; > > @@ -141,8 +147,10 @@ > reg = <0xa02000 0x1000>; > /* timer30 & timer31 */ > interrupts = <0 6 4>, <0 7 4>; > - clocks = <&clock HI3620_TIMER6_MUX>, <&clock HI3620_TIMER7_MUX>; > - clock-names = "apb_pclk"; > + clocks = <&clock HI3620_TIMER6_MUX>, > + <&clock HI3620_TIMER7_MUX>, > + <&clock HI3620_TIMER6_MUX>; > + clock-names = "timer0clk", "timer1clk", "apb_pclk"; > status = "disabled"; > }; > > @@ -151,8 +159,10 @@ > reg = <0xa03000 0x1000>; > /* timer40 & timer41 */ > interrupts = <0 96 4>, <0 97 4>; > - clocks = <&clock HI3620_TIMER8_MUX>, <&clock HI3620_TIMER9_MUX>; > - clock-names = "apb_pclk"; > + clocks = <&clock HI3620_TIMER8_MUX>, > + <&clock HI3620_TIMER9_MUX>, > + <&clock HI3620_TIMER8_MUX>; > + clock-names = "timer0clk", "timer1clk", "apb_pclk"; > status = "disabled"; > }; > > diff --git a/arch/arm/boot/dts/hip04.dtsi b/arch/arm/boot/dts/hip04.dtsi > index 4263a9339c2e..f5871b1d1ec4 100644 > --- a/arch/arm/boot/dts/hip04.dtsi > +++ b/arch/arm/boot/dts/hip04.dtsi > @@ -226,8 +226,8 @@ > compatible = "arm,sp804", "arm,primecell"; > reg = <0x3000000 0x1000>; > interrupts = <0 224 4>; > - clocks = <&clk_50m>, <&clk_50m>; > - clock-names = "apb_pclk"; > + clocks = <&clk_50m>, <&clk_50m>, <&clk_50m>; > + clock-names = "timer0clk", "timer1clk", "apb_pclk"; > }; > > arm-pmu { > _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel