From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-7.0 required=3.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH,MAILING_LIST_MULTI, SIGNED_OFF_BY,SPF_PASS,URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id AB9FCC282C2 for ; Wed, 13 Feb 2019 07:25:21 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 7C495222B5 for ; Wed, 13 Feb 2019 07:25:21 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=lists.infradead.org header.i=@lists.infradead.org header.b="aCuz/7G5"; dkim=fail reason="signature verification failed" (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="slh69Md5" DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 7C495222B5 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=linaro.org Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-arm-kernel-bounces+infradead-linux-arm-kernel=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20170209; h=Sender: Content-Transfer-Encoding:Content-Type:Cc:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:To:Subject:Message-ID:Date:From: In-Reply-To:References:MIME-Version:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=atslgJauBNHeEbrKwqvhMItu4/5viTK2Sh/vV1aoKa8=; b=aCuz/7G5TjX6py JjTz+wDAITKURZcBitayRA65wbhkJcEi3Or4k187OxjWRwNnQCc3Ckgl7T9wa7pLZRbj55yzatMSu oEbNlRFzWp1RSCmkXJ0FLYJZzRhE6Ygvd9d/7HQMfOE+ixESCGiDkHdTVh6QOyGqyyF3Lq9s3DcWd LXfk7ceTPtUYa5pbP0svy+/emd5IGSK+LA59GlKqjcyJuXot01exUx8NVXFlRvqwmhP6BdDpRM76l oYxiVvvXIOXwILIJaMWeWyxLKHNyQ+1Ufdj0F/hd+rPJkXvQxroeO/BOCvHV7hyt4UtyDieIAH+2n FwMGQarkR/h8KfE9uA9Q==; Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.90_1 #2 (Red Hat Linux)) id 1gtov0-0003Me-AL; Wed, 13 Feb 2019 07:25:18 +0000 Received: from mail-vk1-xa41.google.com ([2607:f8b0:4864:20::a41]) by bombadil.infradead.org with esmtps (Exim 4.90_1 #2 (Red Hat Linux)) id 1gtouv-0003Kv-4y for linux-arm-kernel@lists.infradead.org; Wed, 13 Feb 2019 07:25:16 +0000 Received: by mail-vk1-xa41.google.com with SMTP id v70so312842vkv.7 for ; Tue, 12 Feb 2019 23:25:11 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=oKsDIC7+Uxpf31vqemr2RXRQEIMZwLItGz1TPCPDok0=; b=slh69Md5+HrzAr9ovUL8ux+cTcMMAuQV+IMAD2NMxlEPGHhhyA3JbchLizQHh6MPgV SWHnNu0vX3nPyFR1UdbQKSv79S3tzYlDAmPrQ3vceh7AfUs7m7sEHp6mnydYSpZF5Tdg SnTLbs8XJ2VTlhmHtFfsE3ACxyKw7SWQ9Uk86fHbXuooMcw7vIe2TUq5GL2Coss94Pgh D31dQrBhL6txKbxR83MAUadPh3ZHtN3lUFGoY89CYEnmG2BLNP+L62c7/g44cxm/3pM7 0T0hj8Tsv/uHYgUN8LgaWx60QsZYNaAy8bPL52dYVXejIAnMjK5jKC2GdkXOHuA+Bpea drTw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=oKsDIC7+Uxpf31vqemr2RXRQEIMZwLItGz1TPCPDok0=; b=QHv3cyUpk1DvGWbaZkRSutS/nnwXAZ8Tr70r691ehy8SwwoJ4FZoa3pSZWLNTh5zeA FMw0ULJkUAzh5Vpz2F2rsYQ25EGHmQRUipsokpX8hjc09PrwmPLGqbvtKueTIGk/WtgO eh+dn1hhPqkJ5EkZb/vgp89wZWAzGNf/GQuUA31CXqDYtONpF3zjyc863sazGQXcm5ZG kwyxBGCztNsbI4r9z53HCHJbn9CqluxXsxIdHNdEQpQafcG809zdPgU77JCOPlm1Edjt m1DhWwQuueJwdVbEnG0qGlyxU2or1/xb21714ZcrnbP4hamdYyD60GkEUhXkReLPY4hR yipg== X-Gm-Message-State: AHQUAuZ97Fiu4CssSZJzqN/hT5SwPuLWY2NI7Esvk97twGA7zcWKJlKz 8N80k9wqcHXfD2eLk032VPr+ulPhfRuThrrdQQKMuw== X-Google-Smtp-Source: AHgI3IZVi9rQcouVXKKY66N949nh2M9PjKojAJAe7Gs0qnb8vyHq/VsSGg44k0wttDRAT58u8LbNaS7c61e+MHSDYS4= X-Received: by 2002:a1f:9042:: with SMTP id s63mr3123734vkd.17.1550042710085; Tue, 12 Feb 2019 23:25:10 -0800 (PST) MIME-Version: 1.0 References: <1548921212-5219-1-git-send-email-chaotian.jing@mediatek.com> <1548985091.10251.26.camel@mhfsdcap03> <0e95e1a1-843e-38ea-c4bb-e6c48432ea7c@intel.com> <4c8a616f-f424-fd58-43c5-d6042665bc58@intel.com> <1549937058.16070.5.camel@mhfsdcap03> <566c0c11-be9c-73a3-d7ff-34aed3ad7db0@intel.com> <1550019275.16070.6.camel@mhfsdcap03> <1550027594.16070.15.camel@mhfsdcap03> In-Reply-To: <1550027594.16070.15.camel@mhfsdcap03> From: Ulf Hansson Date: Wed, 13 Feb 2019 08:24:33 +0100 Message-ID: Subject: Re: [PATCH] mmc: mmc: Fix HS setting in mmc_hs400_to_hs200() To: Chaotian Jing X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20190212_232513_215937_F7CCB206 X-CRM114-Status: GOOD ( 47.54 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: srv_heupstream , Shawn Lin , "linux-mmc@vger.kernel.org" , Adrian Hunter , Linux Kernel Mailing List , linux-mediatek@lists.infradead.org, Harish Jenny K N , Hongjie Fang , Matthias Brugger , Simon Horman , Kyle Roeschley , Linux ARM Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+infradead-linux-arm-kernel=archiver.kernel.org@lists.infradead.org On Wed, 13 Feb 2019 at 04:13, Chaotian Jing wrote: > > On Wed, 2019-02-13 at 08:54 +0800, Chaotian Jing wrote: > > On Tue, 2019-02-12 at 10:04 +0200, Adrian Hunter wrote: > > > On 12/02/19 4:04 AM, Chaotian Jing wrote: > > > > On Tue, 2019-02-05 at 15:42 +0200, Adrian Hunter wrote: > > > >> On 5/02/19 3:06 PM, Ulf Hansson wrote: > > > >>> On Mon, 4 Feb 2019 at 14:42, Adrian Hunter wrote: > > > >>>> > > > >>>> On 4/02/19 12:54 PM, Ulf Hansson wrote: > > > >>>>> On Mon, 4 Feb 2019 at 10:58, Adrian Hunter wrote: > > > >>>>>> > > > >>>>>> On 1/02/19 10:10 AM, Ulf Hansson wrote: > > > >>>>>>> On Fri, 1 Feb 2019 at 02:38, Chaotian Jing wrote: > > > >>>>>>>> > > > >>>>>>>> On Thu, 2019-01-31 at 16:58 +0100, Ulf Hansson wrote: > > > >>>>>>>>> On Thu, 31 Jan 2019 at 08:53, Chaotian Jing wrote: > > > >>>>>>>>>> > > > >>>>>>>>>> mmc_hs400_to_hs200() begins with the card and host in HS400 mode. > > > >>>>>>>>>> Therefore, any commands sent to the card should use HS400 timing. > > > >>>>>>>>>> It is incorrect to reduce frequency to 50Mhz before sending the switch > > > >>>>>>>>>> command, in this case, only reduce clock frequency to 50Mhz but without > > > >>>>>>>>>> host timming change, host is still in hs400 mode but clock changed from > > > >>>>>>>>>> 200Mhz to 50Mhz, which makes the tuning result unsuitable and cause > > > >>>>>>>>>> the switch command gets response CRC error. > > > >>>>>>>>> > > > >>>>>>>>> According the eMMC spec there is no violation by decreasing the clock > > > >>>>>>>>> frequency like this. We can use whatever value <=200MHz. > > > >>>>>>>>> > > > >>>>>>>>> However, perhaps in practice this becomes an issue, due to the tuning > > > >>>>>>>>> for HS400 has been done on the "current" frequency. > > > >>>>>>>>> > > > >>>>>>>>> As as start, I think you need to clarify this in the changelog. > > > >>>>>>>>> > > > >>>>>>>> Yes, reduce clock frequency to 50Mhz is no Spec violation, but it may > > > >>>>>>>> cause __mmc_switch() gets response CRC error, decreasing the clock but > > > >>>>>>>> without HOST mode change, on the host side, host driver do not know > > > >>>>>>>> what's operation the core layer want to do and can only set current bus > > > >>>>>>>> clock to 50Mhz, without tuning parameter change, it has a chance lead to > > > >>>>>>>> response CRC error. even lower clock frequency, but with the wrong > > > >>>>>>>> tuning parameter setting(the setting is of hs400 tuning @200Mhz). > > > >>>>>>> > > > >>>>>>> Right, makes sense. > > > >>>>>>> > > > >>>>>>>>>> > > > >>>>>>>>>> this patch refers to mmc_select_hs400(), make the reduce clock frequency > > > >>>>>>>>>> after card timing change. > > > >>>>>>>>>> > > > >>>>>>>>>> Signed-off-by: Chaotian Jing > > > >>>>>>>>>> --- > > > >>>>>>>>>> drivers/mmc/core/mmc.c | 8 ++++---- > > > >>>>>>>>>> 1 file changed, 4 insertions(+), 4 deletions(-) > > > >>>>>>>>>> > > > >>>>>>>>>> diff --git a/drivers/mmc/core/mmc.c b/drivers/mmc/core/mmc.c > > > >>>>>>>>>> index da892a5..21b811e 100644 > > > >>>>>>>>>> --- a/drivers/mmc/core/mmc.c > > > >>>>>>>>>> +++ b/drivers/mmc/core/mmc.c > > > >>>>>>>>>> @@ -1239,10 +1239,6 @@ int mmc_hs400_to_hs200(struct mmc_card *card) > > > >>>>>>>>>> int err; > > > >>>>>>>>>> u8 val; > > > >>>>>>>>>> > > > >>>>>>>>>> - /* Reduce frequency to HS */ > > > >>>>>>>>>> - max_dtr = card->ext_csd.hs_max_dtr; > > > >>>>>>>>>> - mmc_set_clock(host, max_dtr); > > > >>>>>>>>>> - > > > >>>>>>>>> > > > >>>>>>>>> As far as I can tell, the reason to why we change the clock frequency > > > >>>>>>>>> *before* the call to __mmc_switch() below, is probably to try to be on > > > >>>>>>>>> the safe side and conform to the spec. > > > >>>>>>>>> > > > >>>>>>>> Agree, it Must be more safe with lower clock frequency, but the > > > >>>>>>>> precondition is to make the host side recognize current timing is not > > > >>>>>>>> HS400 mode. it has no method to find a safe setting to ensure no > > > >>>>>>>> response CRC error when reduce clock from 200Mhz to 50Mhz. > > > >>>>>>>>> However, I think you have a point, as the call to __mmc_switch(), > > > >>>>>>>>> passes the "send_status" parameter as false, no other command than the > > > >>>>>>>>> CMD6 is sent to the card. > > > >>>>>>>>> > > > >>>>>>>> yes, the send status command was sent only after __mmc_switch() done. > > > >>>>>>>>>> /* Switch HS400 to HS DDR */ > > > >>>>>>>>>> val = EXT_CSD_TIMING_HS; > > > >>>>>>>>>> err = __mmc_switch(card, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING, > > > >>>>>>>>>> @@ -1253,6 +1249,10 @@ int mmc_hs400_to_hs200(struct mmc_card *card) > > > >>>>>>>>>> > > > >>>>>>>>>> mmc_set_timing(host, MMC_TIMING_MMC_DDR52); > > > >>>>>>>>>> > > > >>>>>>>>>> + /* Reduce frequency to HS */ > > > >>>>>>>>>> + max_dtr = card->ext_csd.hs_max_dtr; > > > >>>>>>>>>> + mmc_set_clock(host, max_dtr); > > > >>>>>>>>>> + > > > >>>>>>>>> > > > >>>>>>>>> Perhaps it's even more correct to change the clock frequency before > > > >>>>>>>>> the call to mmc_set_timing(host, MMC_TIMING_MMC_DDR52). Otherwise you > > > >>>>>>>>> will be using the DDR52 timing in the controller, but with a too high > > > >>>>>>>>> frequency. > > > >>>>>>>>> > > > >>>>>>>> for Our host, it has no impact to change the clock before or after > > > >>>>>>>> change timing, as the mmc_set_timing() is only for host side, not > > > >>>>>>>> related to MMC card side and no commands sent do card before the > > > >>>>>>>> timing/clock change completed. > > > >>>>>>> > > > >>>>>>> Alright. After a second thought, it actually looks more consistent > > > >>>>>>> with mmc_select_hs400() to do it after, as what you propose in > > > >>>>>>> $subject patch. > > > >>>>>>> > > > >>>>>>> So, let's keep it as is. > > > >>>>>>> > > > >>>>>>>>>> err = mmc_switch_status(card); > > > >>>>>>>>>> if (err) > > > >>>>>>>>>> goto out_err; > > > >>>>>>>>>> -- > > > >>>>>>>>>> 1.8.1.1.dirty > > > >>>>>>>>>> > > > >>>>>>>>> > > > >>>>>>>>> Finally, it sounds like you are trying to fix a real problem, can you > > > >>>>>>>>> please provide some more information what is happening when the > > > >>>>>>>>> problem occurs at your side? > > > >>>>>>>>> > > > >>>>>>>> Yes, I got a problem with new kernel version. with > > > >>>>>>>> commit:57da0c042f4af52614f4bd1a148155a299ae5cd8, this commit makes > > > >>>>>>>> re-tuning every time when access RPMB partition. > > > >>>>>>> > > > >>>>>>> Okay, could you please add this as fixes tag for the next version of the patch. > > > >>>>>>> > > > > Ok, sorry for late reply due to Chinese New Year. > > > >>>>>>>> > > > >>>>>>>> in fact, our host tuning result of hs400 is very stable and almost never > > > >>>>>>>> get response CRC error with clock frequency at 200Mhz. but cannot ensure > > > >>>>>>>> this tuning result also suitable when running at HS400 mode @50Mhz. as I > > > >>>>>>>> mentioned before, the host side does not know the reason of reduce clock > > > >>>>>>>> frequency to 50Mhz at HS400 mode, so what's the host side can do is only > > > >>>>>>>> reduce the bus clock to 50Mhz, even it can just only set the tuning > > > >>>>>>>> setting to default when clock frequency lower than 50Mhz, but both card > > > >>>>>>>> & host side are still at HS400 mode, still cannot ensure this setting is > > > >>>>>>>> suitable. > > > >>>>>>> > > > >>>>>>> Right, thanks for clarifying. > > > >>>>>>> > > > >>>>>>> So I am expecting a new version with a fixes tag and some > > > >>>>>>> clarification of the changelog, then I am ready to apply this to give > > > >>>>>>> it some test. > > > >>>>>> > > > >>>>>> The switch from HS400 mode is done for tuning at times when CRC errors are a > > > >>>>>> possibility e.g. after a CRC error during transfer. So if the frequency is > > > >>>>>> not to be reduced, then some mitigation is needed for the possibility that > > > >>>>>> the CMD6 response itself will have a CRC error. > > > >>>>> > > > >>>>> That's a good point! > > > >>>>> > > > >>>>> However, how can we know that a CMD6 command is successfully > > > >>>>> completed, if there is CRC errors detected during the transmission? I > > > >>>>> guess we can't!? > > > >>>> > > > >>>> Yes, in that case, the only option is to assume the CMD6 was successful, > > > >>>> like in > > > >>>> > > > >>>> commit ef3d232245ab7a1bf361c52449e612e4c8b7c5ab > > > >>>> Author: Adrian Hunter > > > >>>> Date: Fri Dec 2 13:16:35 2016 +0200 > > > >>>> > > > >>>> mmc: mmc: Relax checking for switch errors after HS200 switch > > > >>> > > > >>> Well, relaxing the check for switch errors, is to me a different > > > >>> thing. This means we are first doing the CMD6, then allowing the > > > >>> following status command (CMD13) to have CRC errors. Actually, even > > > >>> the spec mention this as a case to consider. I guess it's because the > > > >>> card internally have switched to a new speed mode timing. > > > >>> > > > >>> Allowing CRC errors for the actual CMD6 sound more fragile to me. Of > > > >>> course, we can always try and see what happens. > > > >>> > > > >>> Chaotian, can you give it a go? Somehow, change the call to > > > >>> __mmc_switch() in mmc_hs400_to_hs200(), so the CMD6 doesn't have the > > > >>> CRC flag set. > @Adrian, @Ulf, another question: if remove the MMC_RSP_CRC flag, it will > have big impact to all host driver, as the "mmc_resp_type()" can not get > MMC_RESP_R1B return value, so many host drivers use mmc_resp_type() to > get resp type. if We make CMD6 does not have CRC flag set, then We must > modify the using of "mmc_resp_type()" to "mmc_resp_type() | MMC_RSP_CRC" > in all host drives. the same issue occurs at other place which remove > MMC_RSP_CRC(eg. mmc_cqe_recovery()). The idea is actually to try to change this for all host drivers, of course it's only for this particular CMD6 in question, so not for all CMD6. However, before we consider doing such a change, we need to know if it solves the problem for you? If it doesn't, then we can drop the idea. As a perhaps better alternative, Adrian also suggested, if possible, to let the mediatek driver change to "fixed sampling mode" via the ->set_ios() host ops, at the point when the clk rate drops to HS-frequency, but still running with MMC_TIMING_MMC_HS400 timings. Of course this means "fixed sampling" needs to be supported by the mediatek IP. If neither of this works for you, we need to consider something else. [...] Kind regards Uffe _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel