From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-15.7 required=3.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,FREEMAIL_FORGED_FROMDOMAIN,FREEMAIL_FROM, HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER,INCLUDES_PATCH, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED,USER_AGENT_GIT autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id D7669C2B9F4 for ; Tue, 22 Jun 2021 20:11:10 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id BFF5760FEB for ; Tue, 22 Jun 2021 20:11:10 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232682AbhFVUNZ (ORCPT ); Tue, 22 Jun 2021 16:13:25 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:39532 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229786AbhFVUNV (ORCPT ); Tue, 22 Jun 2021 16:13:21 -0400 Received: from mail-ed1-x52e.google.com (mail-ed1-x52e.google.com [IPv6:2a00:1450:4864:20::52e]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 923DDC061760; Tue, 22 Jun 2021 13:11:04 -0700 (PDT) Received: by mail-ed1-x52e.google.com with SMTP id n20so408763edv.8; Tue, 22 Jun 2021 13:11:04 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=eaQQFGCf7UaZlX+ZQsZ4rUL3zj0wC1WIjdWaUftJmE8=; b=XG7pTuDrLUK6RFr1O+wJAagxSpNSESARPLDY+BVLw4Hjc3tSsojmFwjFPvdL7tfOWk h/SQp14z4eAYw6Jk15oiXyh8/vke1NkpAqtA+mHzKmrvGxKFYwCrMjIOg+8khSkdRsFi Zt1ac46gwc0QyzReAB91DEAk1m1JQ6HdnaxtYM6Soucn23S+7t8x3pgB6M+MuW+Gq4aY oeigOz3Qd4fz+ym/Rua5hU3l9kQY9BaP5laGpbLgDfDqT1dkpgdlH/ImhHU1Fyg6c4fi Vk80jmD38FyTV7VBVJpIS/qUYvH4gGqUt79xGUEP13PU9zs58ayeXZuyserPAj7Nhu5g //nA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=eaQQFGCf7UaZlX+ZQsZ4rUL3zj0wC1WIjdWaUftJmE8=; b=oDtRge3BXdpQnTSrDBLXGRCyljjU9+bZLNoMdmm/VcH4czzxSdNjia+vngnsVUOUdg X6fblFRWKvZ42L1jQuI2moM+tC1Er9S7NZ2ej7UKF4zl5UpIZyPYpMz213ErZOR60nUo 2nr2R44SkUoyiZ7qKvmyPApjgcOtWcMQ6yYpELMPNpUmBeCM5KOeYPJtrV60EAh9H1es jGb0yCW8Psk36l2LY/sFXfH0KXvk6JEb/qGd3tP6qDzUOYBKJKNK0pXvLKLsQhu3J5nr dUs/yJISJr81i3Eb981/JH0iLotbw+dQ69piltUCbksnfvkJYkFOWIq7BGtnyeI4gLWt 2UZQ== X-Gm-Message-State: AOAM531INXpQ4UC+MZdML0HFOHreFmjwQ/xmZ/bahGHrv7TdSDpc9Jag ZbQYdsyUTnm88AnJSmQBVsA= X-Google-Smtp-Source: ABdhPJxHZvbzfmXtNkZBgy0jhX8FhcDlVVcWPXl0W8Z/lJXuX7K0Vzfe+0LwNHfcfatxcHXhU/4VIw== X-Received: by 2002:a05:6402:b81:: with SMTP id cf1mr7801345edb.102.1624392663127; Tue, 22 Jun 2021 13:11:03 -0700 (PDT) Received: from localhost (178-169-161-196.razgrad.ddns.bulsat.com. [178.169.161.196]) by smtp.gmail.com with ESMTPSA id n2sm12624021edi.32.2021.06.22.13.11.01 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Tue, 22 Jun 2021 13:11:02 -0700 (PDT) From: Iskren Chernev To: Bjorn Andersson Cc: Andy Gross , Linus Walleij , Rob Herring , devicetree@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, linux-kernel@vger.kernel.org, phone-devel@vger.kernel.org, ~postmarketos/upstreaming@lists.sr.ht, Iskren Chernev Subject: [PATCH v1 1/2] dt-bindings: pinctrl: qcom: Add SM6115 pinctrl bindings Date: Tue, 22 Jun 2021 23:10:53 +0300 Message-Id: <20210622201054.532979-2-iskren.chernev@gmail.com> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210622201054.532979-1-iskren.chernev@gmail.com> References: <20210622201054.532979-1-iskren.chernev@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-arm-msm@vger.kernel.org Add device tree binding Documentation details for Qualcomm SM6115 and SM4250 pinctrl. Signed-off-by: Iskren Chernev --- .../bindings/pinctrl/qcom,sm6115-pinctrl.yaml | 172 ++++++++++++++++++ 1 file changed, 172 insertions(+) create mode 100644 Documentation/devicetree/bindings/pinctrl/qcom,sm6115-pinctrl.yaml diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,sm6115-pinctrl.yaml b/Documentation/devicetree/bindings/pinctrl/qcom,sm6115-pinctrl.yaml new file mode 100644 index 000000000000..461edb7c5a1d --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/qcom,sm6115-pinctrl.yaml @@ -0,0 +1,172 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pinctrl/qcom,sm6115-pinctrl.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm Technologies, Inc. SM6115, SM4250 TLMM block + +maintainers: + - Iskren Chernev + +description: | + This binding describes the Top Level Mode Multiplexer block found in the + SM6115 and SM4250 platforms. + +properties: + compatible: + enum: + - qcom,sm4250-tlmm + - qcom,sm6115-tlmm + + reg: + minItems: 3 + maxItems: 3 + + reg-names: + items: + - const: "west" + - const: "south" + - const: "east" + + interrupts: + description: Specifies the TLMM summary IRQ + maxItems: 1 + + interrupt-controller: true + + '#interrupt-cells': + description: + Specifies the PIN numbers and Flags, as defined in defined in + include/dt-bindings/interrupt-controller/irq.h + const: 2 + + gpio-controller: true + + '#gpio-cells': + description: Specifying the pin number and flags, as defined in + include/dt-bindings/gpio/gpio.h + const: 2 + + gpio-ranges: + maxItems: 1 + + wakeup-parent: + maxItems: 1 + +#PIN CONFIGURATION NODES +patternProperties: + '^.*$': + if: + type: object + then: + properties: + pins: + description: + List of gpio pins affected by the properties specified in this + subnode. + items: + oneOf: + - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-7][0-9])$" + - enum: [ sdc1_rclk, sdc1_clk, sdc1_cmd, sdc1_data, + sdc2_clk, sdc2_cmd, sdc2_data, ufs_reset ] + minItems: 1 + maxItems: 36 + + function: + description: + Specify the alternative function to be configured for the specified + pins. + + enum: [ qup0, gpio, ddr_bist, phase_flag0, qdss_gpio8, atest_tsens, + mpm_pwr, m_voc, phase_flag1, qdss_gpio9, atest_tsens2, + phase_flag2, qdss_gpio10, dac_calib0, atest_usb10, + phase_flag3, qdss_gpio11, dac_calib1, atest_usb11, qup1, + cri_trng0, phase_flag4, dac_calib2, atest_usb12, cri_trng1, + phase_flag5, dac_calib3, atest_usb13, qup2, phase_flag6, + dac_calib4, atest_usb1, qup3, pbs_out, pll_bist, qdss_gpio, + tsense_pwm, agera_pll, pbs0, qdss_gpio0, pbs1, qdss_gpio1, + qup4, tgu_ch0, tgu_ch1, qup5, tgu_ch2, phase_flag7, + qdss_gpio4, dac_calib5, tgu_ch3, phase_flag8, qdss_gpio5, + dac_calib6, phase_flag9, qdss_gpio6, dac_calib7, + phase_flag10, qdss_gpio7, dac_calib8, sdc2_tb, cri_trng, + pbs2, qdss_gpio2, sdc1_tb, pbs3, qdss_gpio3, cam_mclk, pbs4, + adsp_ext, pbs5, cci_i2c, prng_rosc, pbs6, phase_flag11, + dac_calib9, atest_usb20, pbs7, phase_flag12, dac_calib10, + atest_usb21, cci_timer1, gcc_gp1, pbs8, phase_flag13, + dac_calib11, atest_usb22, cci_async, cci_timer0, pbs9, + phase_flag14, dac_calib12, atest_usb23, pbs10, phase_flag15, + dac_calib13, atest_usb2, vsense_trigger, qdss_cti, + cci_timer2, phase_flag16, dac_calib14, atest_char, + phase_flag17, dac_calib15, atest_char0, gp_pdm0, + phase_flag18, dac_calib16, atest_char1, cci_timer3, gp_pdm1, + phase_flag19, dac_calib17, atest_char2, gp_pdm2, + phase_flag20, dac_calib18, atest_char3, phase_flag21, + phase_flag22, nav_gpio, phase_flag23, phase_flag24, + phase_flag25, pbs14, qdss_gpio14, vfr_1, pbs15, qdss_gpio15, + pa_indicator, gsm1_tx, ssbi_wtr1, pll_bypassnl, pll_reset, + phase_flag26, ddr_pxi0, gsm0_tx, phase_flag27, gcc_gp2, + qdss_gpio12, ddr_pxi1, gcc_gp3, qdss_gpio13, dbg_out, + uim2_data, uim2_clk, uim2_reset, uim2_present, uim1_data, + uim1_clk, uim1_reset, uim1_present, dac_calib19, mdp_vsync, + mdp_vsync_out_0, mdp_vsync_out_1, dac_calib20, dac_calib21, + atest_bbrx1, pbs11, usb_phy, atest_bbrx0, mss_lte, pbs12, + pbs13, wlan1_adc0, wlan1_adc1, sd_write, jitter_bist, + atest_gpsadc_dtest0_native, atest_gpsadc_dtest1_native, + phase_flag28, dac_calib22, ddr_pxi2, phase_flag29, + dac_calib23, phase_flag30, dac_calib24, ddr_pxi3, + phase_flag31, dac_calib25 ] + + drive-strength: + enum: [2, 4, 6, 8, 10, 12, 14, 16] + default: 2 + description: + Selects the drive strength for the specified pins, in mA. + + bias-pull-down: true + + bias-pull-up: true + + bias-disable: true + + output-high: true + + output-low: true + + required: + - pins + - function + + additionalProperties: false + +required: + - compatible + - reg + - reg-names + - interrupts + - interrupt-controller + - '#interrupt-cells' + - gpio-controller + - '#gpio-cells' + - gpio-ranges + +additionalProperties: false + +examples: + - | + #include + pinctrl@500000 { + compatible = "qcom,sm4250-tlmm"; + reg = <0x500000 0x400000>, + <0x900000 0x400000>, + <0xd00000 0x400000>; + reg-names = "west", "south", "east"; + interrupts = ; + gpio-controller; + #gpio-cells = <2>; + interrupt-controller; + #interrupt-cells = <2>; + gpio-ranges = <&tlmm 0 0 121>; + wakeup-parent = <&intc>; + } + -- 2.31.1