From: Mathieu Poirier <mathieu.poirier@linaro.org>
To: Mike Leach <mike.leach@linaro.org>
Cc: coresight@lists.linaro.org, linux-arm-kernel@lists.infradead.org,
devicetree@vger.kernel.org, linux-doc@vger.kernel.org,
suzuki.poulose@arm.com
Subject: Re: [PATCH v5 11/14] dt-bindings: arm: Juno platform - add CTI entries to device tree.
Date: Wed, 27 Nov 2019 11:25:48 -0700 [thread overview]
Message-ID: <20191127182548.GC26544@xps15> (raw)
In-Reply-To: <20191119231912.12768-12-mike.leach@linaro.org>
On Tue, Nov 19, 2019 at 11:19:09PM +0000, Mike Leach wrote:
> Add in CTI entries for Juno r0, r1 and r2 to device tree entries.
>
> Signed-off-by: Mike Leach <mike.leach@linaro.org>
> ---
> arch/arm64/boot/dts/arm/juno-base.dtsi | 150 +++++++++++++++++++++-
> arch/arm64/boot/dts/arm/juno-cs-r1r2.dtsi | 31 ++++-
> arch/arm64/boot/dts/arm/juno-r1.dts | 25 ++++
> arch/arm64/boot/dts/arm/juno-r2.dts | 25 ++++
> arch/arm64/boot/dts/arm/juno.dts | 25 ++++
> 5 files changed, 251 insertions(+), 5 deletions(-)
>
> diff --git a/arch/arm64/boot/dts/arm/juno-base.dtsi b/arch/arm64/boot/dts/arm/juno-base.dtsi
> index 26a039a028b8..4db2eca87dbf 100644
> --- a/arch/arm64/boot/dts/arm/juno-base.dtsi
> +++ b/arch/arm64/boot/dts/arm/juno-base.dtsi
> @@ -108,7 +108,7 @@
> * The actual size is just 4K though 64K is reserved. Access to the
> * unmapped reserved region results in a DECERR response.
> */
> - etf@20010000 { /* etf0 */
> + etf_sys0: etf@20010000 { /* etf0 */
> compatible = "arm,coresight-tmc", "arm,primecell";
> reg = <0 0x20010000 0 0x1000>;
>
> @@ -132,7 +132,7 @@
> };
> };
>
> - tpiu@20030000 {
> + tpiu_sys: tpiu@20030000 {
> compatible = "arm,coresight-tpiu", "arm,primecell";
> reg = <0 0x20030000 0 0x1000>;
>
> @@ -185,7 +185,7 @@
> };
> };
>
> - etr@20070000 {
> + etr_sys: etr@20070000 {
> compatible = "arm,coresight-tmc", "arm,primecell";
> reg = <0 0x20070000 0 0x1000>;
> iommus = <&smmu_etr 0>;
> @@ -203,7 +203,7 @@
> };
> };
>
> - stm@20100000 {
> + stm_sys: stm@20100000 {
> compatible = "arm,coresight-stm", "arm,primecell";
> reg = <0 0x20100000 0 0x1000>,
> <0 0x28000000 0 0x1000000>;
> @@ -280,6 +280,18 @@
> };
> };
>
> + cti0: cti@22020000 {
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x22020000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + arm,cti-v8-arch;
> + arm,cs-dev-assoc = <&etm0>;
> + };
> +
> funnel@220c0000 { /* cluster0 funnel */
> compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
> reg = <0 0x220c0000 0 0x1000>;
> @@ -340,6 +352,18 @@
> };
> };
>
> + cti1: cti@22120000 {
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x22120000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + arm,cti-v8-arch;
> + arm,cs-dev-assoc = <&etm1>;
> + };
> +
> cpu_debug2: cpu-debug@23010000 {
> compatible = "arm,coresight-cpu-debug", "arm,primecell";
> reg = <0x0 0x23010000 0x0 0x1000>;
> @@ -365,6 +389,18 @@
> };
> };
>
> + cti2: cti@23020000 {
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x23020000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + arm,cti-v8-arch;
> + arm,cs-dev-assoc = <&etm2>;
> + };
> +
> funnel@230c0000 { /* cluster1 funnel */
> compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
> reg = <0 0x230c0000 0 0x1000>;
> @@ -437,6 +473,18 @@
> };
> };
>
> + cti3: cti@23120000 {
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x23120000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + arm,cti-v8-arch;
> + arm,cs-dev-assoc = <&etm3>;
> + };
> +
> cpu_debug4: cpu-debug@23210000 {
> compatible = "arm,coresight-cpu-debug", "arm,primecell";
> reg = <0x0 0x23210000 0x0 0x1000>;
> @@ -462,6 +510,18 @@
> };
> };
>
> + cti4: cti@23220000 {
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x23220000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + arm,cti-v8-arch;
> + arm,cs-dev-assoc = <&etm4>;
> + };
> +
> cpu_debug5: cpu-debug@23310000 {
> compatible = "arm,coresight-cpu-debug", "arm,primecell";
> reg = <0x0 0x23310000 0x0 0x1000>;
> @@ -487,6 +547,88 @@
> };
> };
>
> + cti5: cti@23320000 {
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x23320000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + arm,cti-v8-arch;
> + arm,cs-dev-assoc = <&etm5>;
> + };
> +
> +
> + cti@20020000 { /* sys_cti_0 */
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x20020000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + trig-conns@0 {
> + arm,trig-in-sigs=<2 3>;
> + arm,trig-in-types=<SNK_FULL SNK_ACQCOMP>;
> + arm,trig-out-sigs=<0 1>;
> + arm,trig-out-types=<SNK_FLUSHIN SNK_TRIGIN>;
> + arm,cs-dev-assoc = <&etr_sys>;
> + };
> +
> + trig-conns@1 {
> + arm,trig-in-sigs=<0 1>;
> + arm,trig-in-types=<SNK_FULL SNK_ACQCOMP>;
> + arm,trig-out-sigs=<7 6>;
> + arm,trig-out-types=<SNK_FLUSHIN SNK_TRIGIN>;
> + arm,cs-dev-assoc = <&etf_sys0>;
> + };
> +
> + trig-conns@2 {
> + arm,trig-in-sigs=<4 5 6 7>;
> + arm,trig-in-types=<STM_TOUT_SPTE STM_TOUT_SW
> + STM_TOUT_HETE STM_ASYNCOUT>;
> + arm,trig-out-sigs=<4 5>;
> + arm,trig-out-types=<STM_HWEVENT STM_HWEVENT>;
> + arm,cs-dev-assoc = <&stm_sys>;
> + };
> +
> + trig-conns@3 {
> + arm,trig-out-sigs=<2 3>;
> + arm,trig-out-types=<SNK_FLUSHIN SNK_TRIGIN>;
> + arm,cs-dev-assoc = <&tpiu_sys>;
> + };
> + };
> +
> + cti@20110000 { /* sys_cti_1 */
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x20110000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + trig-conns@0 {
> + arm,trig-in-sigs=<0>;
> + arm,trig-in-types=<GEN_INTREQ>;
> + arm,trig-out-sigs=<0>;
> + arm,trig-out-types=<GEN_HALTREQ>;
> + arm,trig-conn-name = "sys_profiler";
> + };
> +
> + trig-conns@1 {
> + arm,trig-out-sigs=<2 3>;
> + arm,trig-out-types=<GEN_HALTREQ GEN_RESTARTREQ>;
> + arm,trig-conn-name = "watchdog";
> + };
> +
> + trig-conns@2 {
> + arm,trig-out-sigs=<1 6>;
> + arm,trig-out-types=<GEN_HALTREQ GEN_RESTARTREQ>;
> + arm,trig-conn-name = "g_counter";
> + };
> + };
> +
> sram: sram@2e000000 {
> compatible = "arm,juno-sram-ns", "mmio-sram";
> reg = <0x0 0x2e000000 0x0 0x8000>;
> diff --git a/arch/arm64/boot/dts/arm/juno-cs-r1r2.dtsi b/arch/arm64/boot/dts/arm/juno-cs-r1r2.dtsi
> index eda3d9e18af6..308f4eee8b29 100644
> --- a/arch/arm64/boot/dts/arm/juno-cs-r1r2.dtsi
> +++ b/arch/arm64/boot/dts/arm/juno-cs-r1r2.dtsi
> @@ -23,7 +23,7 @@
> };
> };
>
> - etf@20140000 { /* etf1 */
> + etf_sys1: etf@20140000 { /* etf1 */
> compatible = "arm,coresight-tmc", "arm,primecell";
> reg = <0 0x20140000 0 0x1000>;
>
> @@ -82,4 +82,33 @@
>
> };
> };
> +
> + cti@20160000 { /* sys_cti_2 */
> + compatible = "arm,coresight-cti", "arm,primecell";
> + reg = <0 0x20160000 0 0x1000>;
> +
> + clocks = <&soc_smc50mhz>;
> + clock-names = "apb_pclk";
> + power-domains = <&scpi_devpd 0>;
> +
> + trig-conns@0 {
> + arm,trig-in-sigs=<0 1>;
> + arm,trig-in-types=<SNK_FULL SNK_ACQCOMP>;
> + arm,trig-out-sigs=<0 1>;
> + arm,trig-out-types=<SNK_FLUSHIN SNK_TRIGIN>;
> + arm,cs-dev-assoc = <&etf_sys1>;
> + };
> +
> + trig-conns@1 {
> + arm,trig-in-sigs=<2 3 4>;
> + arm,trig-in-types=<ELA_DBGREQ ELA_TSTART ELA_TSTOP>;
> + arm,trig-conn-name = "ela_clus_0";
> + };
> +
> + trig-conns@2 {
> + arm,trig-in-sigs=<5 6 7>;
> + arm,trig-in-types=<ELA_DBGREQ ELA_TSTART ELA_TSTOP>;
> + arm,trig-conn-name = "ela_clus_1";
> + };
> + };
> };
> diff --git a/arch/arm64/boot/dts/arm/juno-r1.dts b/arch/arm64/boot/dts/arm/juno-r1.dts
> index 5f290090b0cf..02aa51eb311d 100644
> --- a/arch/arm64/boot/dts/arm/juno-r1.dts
> +++ b/arch/arm64/boot/dts/arm/juno-r1.dts
> @@ -9,6 +9,7 @@
> /dts-v1/;
>
> #include <dt-bindings/interrupt-controller/arm-gic.h>
> +#include <dt-bindings/arm/coresight-cti-dt.h>
> #include "juno-base.dtsi"
> #include "juno-cs-r1r2.dtsi"
>
> @@ -309,3 +310,27 @@
> &cpu_debug5 {
> cpu = <&A53_3>;
> };
> +
> +&cti0 {
> + cpu = <&A57_0>;
> +};
> +
> +&cti1 {
> + cpu = <&A57_1>;
> +};
> +
> +&cti2 {
> + cpu = <&A53_0>;
> +};
> +
> +&cti3 {
> + cpu = <&A53_1>;
> +};
> +
> +&cti4 {
> + cpu = <&A53_2>;
> +};
> +
> +&cti5 {
> + cpu = <&A53_3>;
> +};
> diff --git a/arch/arm64/boot/dts/arm/juno-r2.dts b/arch/arm64/boot/dts/arm/juno-r2.dts
> index 305300dd521c..75bb27c2d4dc 100644
> --- a/arch/arm64/boot/dts/arm/juno-r2.dts
> +++ b/arch/arm64/boot/dts/arm/juno-r2.dts
> @@ -9,6 +9,7 @@
> /dts-v1/;
>
> #include <dt-bindings/interrupt-controller/arm-gic.h>
> +#include <dt-bindings/arm/coresight-cti-dt.h>
> #include "juno-base.dtsi"
> #include "juno-cs-r1r2.dtsi"
>
> @@ -315,3 +316,27 @@
> &cpu_debug5 {
> cpu = <&A53_3>;
> };
> +
> +&cti0 {
> + cpu = <&A72_0>;
> +};
> +
> +&cti1 {
> + cpu = <&A72_1>;
> +};
> +
> +&cti2 {
> + cpu = <&A53_0>;
> +};
> +
> +&cti3 {
> + cpu = <&A53_1>;
> +};
> +
> +&cti4 {
> + cpu = <&A53_2>;
> +};
> +
> +&cti5 {
> + cpu = <&A53_3>;
> +};
> diff --git a/arch/arm64/boot/dts/arm/juno.dts b/arch/arm64/boot/dts/arm/juno.dts
> index f00cffbd032c..dbc22e70b62c 100644
> --- a/arch/arm64/boot/dts/arm/juno.dts
> +++ b/arch/arm64/boot/dts/arm/juno.dts
> @@ -9,6 +9,7 @@
> /dts-v1/;
>
> #include <dt-bindings/interrupt-controller/arm-gic.h>
> +#include <dt-bindings/arm/coresight-cti-dt.h>
> #include "juno-base.dtsi"
>
> / {
> @@ -295,3 +296,27 @@
> &cpu_debug5 {
> cpu = <&A53_3>;
> };
> +
> +&cti0 {
> + cpu = <&A57_0>;
> +};
> +
> +&cti1 {
> + cpu = <&A57_1>;
> +};
> +
> +&cti2 {
> + cpu = <&A53_0>;
> +};
> +
> +&cti3 {
> + cpu = <&A53_1>;
> +};
> +
> +&cti4 {
> + cpu = <&A53_2>;
> +};
> +
> +&cti5 {
> + cpu = <&A53_3>;
> +};
Same comment for these files - Liviu, Sudeep and Lorenzo will need to be CC'ed.
> --
> 2.17.1
>
next prev parent reply other threads:[~2019-11-27 18:25 UTC|newest]
Thread overview: 62+ messages / expand[flat|nested] mbox.gz Atom feed top
2019-11-19 23:18 [PATCH v5 00/14] CoreSight CTI Driver Mike Leach
2019-11-19 23:18 ` [PATCH v5 01/14] coresight: cti: Initial " Mike Leach
2019-11-21 20:21 ` Mathieu Poirier
2019-11-29 12:05 ` Mike Leach
2019-12-03 16:53 ` Mathieu Poirier
2019-11-25 19:03 ` Suzuki Kuruppassery Poulose
2019-11-29 12:06 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 02/14] coresight: cti: Add sysfs coresight mgmt reg access Mike Leach
2019-11-22 17:19 ` Mathieu Poirier
2019-11-19 23:19 ` [PATCH v5 03/14] coresight: cti: Add sysfs access to program function regs Mike Leach
2019-11-27 18:26 ` Suzuki Kuruppassery Poulose
2019-11-29 12:47 ` Mike Leach
2019-11-28 10:54 ` Suzuki Kuruppassery Poulose
2019-11-28 17:20 ` Mathieu Poirier
2019-11-28 18:00 ` Suzuki Kuruppassery Poulose
2019-11-29 12:50 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 04/14] coresight: cti: Add sysfs trigger / channel programming API Mike Leach
2019-11-22 18:40 ` Mathieu Poirier
2019-11-27 18:40 ` Suzuki Kuruppassery Poulose
2019-11-29 13:01 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 05/14] dt-bindings: arm: Adds CoreSight CTI hardware definitions Mike Leach
2019-11-20 19:06 ` Mathieu Poirier
2019-11-20 22:39 ` Mike Leach
2019-11-22 23:33 ` Rob Herring
2019-11-29 13:50 ` Mike Leach
2019-11-29 14:12 ` Suzuki Kuruppassery Poulose
2019-11-28 18:38 ` Suzuki Kuruppassery Poulose
2019-11-29 13:57 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 06/14] coresight: cti: Add device tree support for v8 arch CTI Mike Leach
2019-11-25 19:00 ` Mathieu Poirier
2019-11-29 11:33 ` Suzuki Kuruppassery Poulose
2019-12-03 10:59 ` Mike Leach
2019-12-03 11:28 ` Suzuki Kuruppassery Poulose
2019-12-03 12:25 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 07/14] coresight: cti: Add device tree support for custom CTI Mike Leach
2019-11-25 21:22 ` Mathieu Poirier
2019-11-29 14:16 ` Suzuki Kuruppassery Poulose
2019-11-29 21:11 ` Mathieu Poirier
2019-11-29 14:18 ` Suzuki Kuruppassery Poulose
2019-12-03 14:05 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 08/14] coresight: cti: Enable CTI associated with devices Mike Leach
2019-11-25 22:45 ` Mathieu Poirier
2019-12-05 16:33 ` Mike Leach
2019-11-29 18:28 ` Suzuki Kuruppassery Poulose
2019-11-29 21:25 ` Mathieu Poirier
2019-12-05 16:33 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 09/14] coresight: cti: Add connection information to sysfs Mike Leach
2019-11-27 18:09 ` Mathieu Poirier
2019-12-06 16:24 ` Mike Leach
2019-12-02 9:47 ` Suzuki Kuruppassery Poulose
2019-12-06 16:24 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 10/14] dt-bindings: qcom: Add CTI options for qcom msm8916 Mike Leach
2019-11-27 18:18 ` Mathieu Poirier
2019-11-19 23:19 ` [PATCH v5 11/14] dt-bindings: arm: Juno platform - add CTI entries to device tree Mike Leach
2019-11-27 18:25 ` Mathieu Poirier [this message]
2019-11-19 23:19 ` [PATCH v5 12/14] dt-bindings: hisilicon: Add CTI bindings for hi-6220 Mike Leach
2019-11-19 23:19 ` [PATCH v5 13/14] docs: coresight: Update documentation for CoreSight to cover CTI Mike Leach
2019-11-27 19:00 ` Mathieu Poirier
2019-12-02 10:43 ` Suzuki Kuruppassery Poulose
2019-12-06 17:39 ` Mike Leach
2019-11-19 23:19 ` [PATCH v5 14/14] docs: sysfs: coresight: Add sysfs ABI documentation for CTI Mike Leach
2019-11-27 19:08 ` Mathieu Poirier
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20191127182548.GC26544@xps15 \
--to=mathieu.poirier@linaro.org \
--cc=coresight@lists.linaro.org \
--cc=devicetree@vger.kernel.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-doc@vger.kernel.org \
--cc=mike.leach@linaro.org \
--cc=suzuki.poulose@arm.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).