From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-11.3 required=3.0 tests=BAYES_00, HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH,MAILING_LIST_MULTI,NICE_REPLY_A, SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id C8AF1C2D0A8 for ; Mon, 28 Sep 2020 11:17:10 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 7F05B21548 for ; Mon, 28 Sep 2020 11:17:10 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726420AbgI1LRJ (ORCPT ); Mon, 28 Sep 2020 07:17:09 -0400 Received: from szxga07-in.huawei.com ([45.249.212.35]:41718 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726380AbgI1LRJ (ORCPT ); Mon, 28 Sep 2020 07:17:09 -0400 Received: from DGGEMS405-HUB.china.huawei.com (unknown [172.30.72.60]) by Forcepoint Email with ESMTP id A9BF91335AC445B4FEB2; Mon, 28 Sep 2020 19:17:06 +0800 (CST) Received: from [127.0.0.1] (10.174.177.253) by DGGEMS405-HUB.china.huawei.com (10.3.19.205) with Microsoft SMTP Server id 14.3.487.0; Mon, 28 Sep 2020 19:16:59 +0800 Subject: Re: [PATCH v3 20/21] dt-bindings: arm: hisilicon: convert hisilicon, hi6220-sramctrl bindings to json-schema To: Jonathan Cameron CC: Wei Xu , Rob Herring , devicetree , linux-arm-kernel , linux-kernel , Kefeng Wang , Libin References: <20200927062129.4573-1-thunder.leizhen@huawei.com> <20200927062129.4573-21-thunder.leizhen@huawei.com> <20200928105050.0000395f@Huawei.com> From: "Leizhen (ThunderTown)" Message-ID: Date: Mon, 28 Sep 2020 19:16:58 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:60.0) Gecko/20100101 Thunderbird/60.7.0 MIME-Version: 1.0 In-Reply-To: <20200928105050.0000395f@Huawei.com> Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.174.177.253] X-CFilter-Loop: Reflected Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org On 2020/9/28 17:50, Jonathan Cameron wrote: > On Sun, 27 Sep 2020 14:21:28 +0800 > Zhen Lei wrote: > >> Convert the Hisilicon Hi6220 SRAM controller binding to DT schema format >> using json-schema. >> >> Signed-off-by: Zhen Lei >> --- >> .../hi3620/hisilicon,hi6220-sramctrl.txt | 16 --------- >> .../hi3620/hisilicon,hi6220-sramctrl.yaml | 38 ++++++++++++++++++++++ >> 2 files changed, 38 insertions(+), 16 deletions(-) >> delete mode 100644 Documentation/devicetree/bindings/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.txt >> create mode 100644 Documentation/devicetree/bindings/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.yaml >> >> diff --git a/Documentation/devicetree/bindings/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.txt b/Documentation/devicetree/bindings/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.txt >> deleted file mode 100644 >> index 963a2cb13a249d9..000000000000000 >> --- a/Documentation/devicetree/bindings/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.txt >> +++ /dev/null >> @@ -1,16 +0,0 @@ >> -Hisilicon Hi6220 SRAM controller >> - >> -Required properties: >> -- compatible : "hisilicon,hi6220-sramctrl", "syscon" >> -- reg : Register address and size >> - >> -Hisilicon's SoCs use sram for multiple purpose; on Hi6220 there have several >> -SRAM banks for power management, modem, security, etc. Further, use "syscon" >> -managing the common sram which can be shared by multiple modules. >> - >> -Example: >> - /*for Hi6220*/ >> - sram: sram@fff80000 { >> - compatible = "hisilicon,hi6220-sramctrl", "syscon"; >> - reg = <0x0 0xfff80000 0x0 0x12000>; >> - }; >> \ No newline at end of file >> diff --git a/Documentation/devicetree/bindings/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.yaml b/Documentation/devicetree/bindings/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.yaml >> new file mode 100644 >> index 000000000000000..f66d414a7a48071 >> --- /dev/null >> +++ b/Documentation/devicetree/bindings/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.yaml >> @@ -0,0 +1,38 @@ >> +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) >> +%YAML 1.2 >> +--- >> +$id: http://devicetree.org/schemas/arm/hisilicon/controller/hi3620/hisilicon,hi6220-sramctrl.yaml# >> +$schema: http://devicetree.org/meta-schemas/core.yaml# >> + >> +title: Hisilicon Hi6220 SRAM controller >> + >> +maintainers: >> + - Wei Xu >> + >> +description: | >> + Hisilicon's SoCs use sram for multiple purpose; on Hi6220 there have several > > SRAM for consistency OK, I will correct it. > >> + SRAM banks for power management, modem, security, etc. Further, use "syscon" >> + managing the common sram which can be shared by multiple modules. >> + >> +properties: >> + compatible: >> + items: >> + - const: hisilicon,hi6220-sramctrl >> + - const: syscon >> + >> + reg: >> + description: Register address and size >> + maxItems: 1 >> + >> +required: >> + - compatible >> + - reg >> + >> +examples: >> + - | >> + /* for Hi6220 */ >> + sram: sram@fff80000 { >> + compatible = "hisilicon,hi6220-sramctrl", "syscon"; >> + reg = <0xfff80000 0x12000>; >> + }; >> +... >> \ No newline at end of file > > As per other files that have this, please add one. > > > > > . >