From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-1.0 required=3.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_PASS,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 2221FC282C0 for ; Fri, 25 Jan 2019 10:05:34 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id F0291218A2 for ; Fri, 25 Jan 2019 10:05:33 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729145AbfAYKFd convert rfc822-to-8bit (ORCPT ); Fri, 25 Jan 2019 05:05:33 -0500 Received: from mail.bootlin.com ([62.4.15.54]:43287 "EHLO mail.bootlin.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727914AbfAYKFd (ORCPT ); Fri, 25 Jan 2019 05:05:33 -0500 Received: by mail.bootlin.com (Postfix, from userid 110) id 9753120798; Fri, 25 Jan 2019 11:05:30 +0100 (CET) Received: from xps13 (aaubervilliers-681-1-87-206.w90-88.abo.wanadoo.fr [90.88.29.206]) by mail.bootlin.com (Postfix) with ESMTPSA id 315D6206A6; Fri, 25 Jan 2019 11:05:30 +0100 (CET) Date: Fri, 25 Jan 2019 11:05:30 +0100 From: Miquel Raynal To: Lorenzo Pieralisi Cc: Gregory Clement , Jason Cooper , Andrew Lunn , Sebastian Hesselbarth , Thomas Petazzoni , Bjorn Helgaas , devicetree@vger.kernel.org, Rob Herring , Mark Rutland , linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Antoine Tenart , Maxime Chevallier , Nadav Haklai Subject: Re: [PATCH v3 00/15] Bring suspend to RAM support to PCIe Aardvark driver Message-ID: <20190125110530.0ff11a54@xps13> In-Reply-To: <20190123170509.GB1157@e107981-ln.cambridge.arm.com> References: <20190108162441.5278-1-miquel.raynal@bootlin.com> <20190123170509.GB1157@e107981-ln.cambridge.arm.com> Organization: Bootlin X-Mailer: Claws Mail 3.17.1 (GTK+ 2.24.32; x86_64-pc-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8BIT Sender: linux-pci-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-pci@vger.kernel.org Hi Lorenzo, Lorenzo Pieralisi wrote on Wed, 23 Jan 2019 17:05:09 +0000: > On Tue, Jan 08, 2019 at 05:24:25PM +0100, Miquel Raynal wrote: > > Hello, > > > > As part of an effort to bring suspend to RAM support to Armada 3700 > > SoCs (main target: ESPRESSObin), this series handles the work around > > the PCIe IP. > > > > First, more configuration is done in the 'setup' helper as inspired > > from the U-Boot driver. This is needed to entirely initialize the IP > > during future resume operation (patch 1). > > > > Then, reset GPIO, PHY and clock support are introduced (patch 2-4). As > > current device trees do not provide the corresponding properties, not > > finding one of these properties is not an error and just produces a > > warning. However, if the property is present, an error during PHY > > initialization will fail the probe of the driver. > > > > Note: To be sure the clock will be resumed before this driver, a first > > series adding links between clocks and consumers has been submitted, > > see [1]. Anyway, having the clock series applied first is not needed. > > I do not understand what this means, in particular in relation > to the blocking clock calls in the suspend/resume NOIRQ hooks. I am not sure to understand your question. As there are multiple points in this sentence I will detail each of them so please comment on the one which is bothering you: * I am working in parallel on a series adding device links to the clock framework. This way when a driver consumes a clock, the clock provider driver will be resumed first. * If the clock series I am talking about is applied after this one, there is no build issue. Of course suspending the platform may not work but this is a new feature so nothing will be broken. * Device links do not enforce any priority if the suspend/resume phase between two drivers is not the same. The PCIe driver suspends in the NOIRQ phase. If we want the clock driver to suspend *after* PCIe, its suspend/resume callbacks must be promoted to the NOIRQ phase as well (and this is part of another series). As of today there is no alternative. Thanks, Miquèl