From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.5 required=3.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_PASS,USER_AGENT_MUTT autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 45E4DC282C0 for ; Fri, 25 Jan 2019 12:40:22 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id 1EF672146E for ; Fri, 25 Jan 2019 12:40:22 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726817AbfAYMkV (ORCPT ); Fri, 25 Jan 2019 07:40:21 -0500 Received: from foss.arm.com ([217.140.101.70]:46642 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726100AbfAYMkV (ORCPT ); Fri, 25 Jan 2019 07:40:21 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 9CE77A78; Fri, 25 Jan 2019 04:40:20 -0800 (PST) Received: from e107981-ln.cambridge.arm.com (e107981-ln.cambridge.arm.com [10.1.197.40]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 9A01E3F589; Fri, 25 Jan 2019 04:40:17 -0800 (PST) Date: Fri, 25 Jan 2019 12:40:11 +0000 From: Lorenzo Pieralisi To: Miquel Raynal Cc: Gregory Clement , Jason Cooper , Andrew Lunn , Sebastian Hesselbarth , Thomas Petazzoni , Bjorn Helgaas , devicetree@vger.kernel.org, Rob Herring , Mark Rutland , linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Antoine Tenart , Maxime Chevallier , Nadav Haklai Subject: Re: [PATCH v3 00/15] Bring suspend to RAM support to PCIe Aardvark driver Message-ID: <20190125124011.GA16389@e107981-ln.cambridge.arm.com> References: <20190108162441.5278-1-miquel.raynal@bootlin.com> <20190123170509.GB1157@e107981-ln.cambridge.arm.com> <20190125110530.0ff11a54@xps13> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190125110530.0ff11a54@xps13> User-Agent: Mutt/1.5.24 (2015-08-30) Sender: linux-pci-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-pci@vger.kernel.org On Fri, Jan 25, 2019 at 11:05:30AM +0100, Miquel Raynal wrote: > Hi Lorenzo, > > Lorenzo Pieralisi wrote on Wed, 23 Jan 2019 > 17:05:09 +0000: > > > On Tue, Jan 08, 2019 at 05:24:25PM +0100, Miquel Raynal wrote: > > > Hello, > > > > > > As part of an effort to bring suspend to RAM support to Armada 3700 > > > SoCs (main target: ESPRESSObin), this series handles the work around > > > the PCIe IP. > > > > > > First, more configuration is done in the 'setup' helper as inspired > > > from the U-Boot driver. This is needed to entirely initialize the IP > > > during future resume operation (patch 1). > > > > > > Then, reset GPIO, PHY and clock support are introduced (patch 2-4). As > > > current device trees do not provide the corresponding properties, not > > > finding one of these properties is not an error and just produces a > > > warning. However, if the property is present, an error during PHY > > > initialization will fail the probe of the driver. > > > > > > Note: To be sure the clock will be resumed before this driver, a first > > > series adding links between clocks and consumers has been submitted, > > > see [1]. Anyway, having the clock series applied first is not needed. > > > > I do not understand what this means, in particular in relation > > to the blocking clock calls in the suspend/resume NOIRQ hooks. > > I am not sure to understand your question. > > As there are multiple points in this sentence I will detail each of > them so please comment on the one which is bothering you: > * I am working in parallel on a series adding device links to the clock > framework. This way when a driver consumes a clock, the clock > provider driver will be resumed first. > * If the clock series I am talking about is applied after this one, > there is no build issue. Of course suspending the platform may > not work but this is a new feature so nothing will be broken. Suspend to RAM will be broken if the clock is suspended and no notification will happen in the NOIRQ phase, it is a new-broken-feature. > * Device links do not enforce any priority if the suspend/resume phase > between two drivers is not the same. The PCIe driver suspends in the > NOIRQ phase. If we want the clock driver to suspend *after* PCIe, its > suspend/resume callbacks must be promoted to the NOIRQ phase as well > (and this is part of another series). As of today there is > no alternative. I will merge this series when it works, I have no evidence that it does given what you are writing above, if the series you mention are *necessary* for suspend-to-RAM to work they ought to be merged first. Thanks, Lorenzo