From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-15.5 required=3.0 tests=BAYES_00, HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER,INCLUDES_PATCH, MAILING_LIST_MULTI,NICE_REPLY_A,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED, USER_AGENT_SANE_1 autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 4486BC433DB for ; Thu, 7 Jan 2021 16:25:17 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 001772339E for ; Thu, 7 Jan 2021 16:25:16 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728118AbhAGQYp (ORCPT ); Thu, 7 Jan 2021 11:24:45 -0500 Received: from foss.arm.com ([217.140.110.172]:35650 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726427AbhAGQYo (ORCPT ); Thu, 7 Jan 2021 11:24:44 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id E19B331B; Thu, 7 Jan 2021 08:23:58 -0800 (PST) Received: from [192.168.122.166] (unknown [172.31.20.19]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 782033F719; Thu, 7 Jan 2021 08:23:58 -0800 (PST) Subject: Re: [PATCH] arm64: PCI: Enable SMC conduit To: Rob Herring Cc: linux-arm-kernel , PCI , Lorenzo Pieralisi , Bjorn Helgaas , Catalin Marinas , Will Deacon , Sudeep Holla , Mark Rutland , "linux-kernel@vger.kernel.org" References: <20210105045735.1709825-1-jeremy.linton@arm.com> From: Jeremy Linton Message-ID: Date: Thu, 7 Jan 2021 10:23:57 -0600 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:78.0) Gecko/20100101 Thunderbird/78.3.1 MIME-Version: 1.0 In-Reply-To: Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-pci@vger.kernel.org Hi, On 1/7/21 9:28 AM, Rob Herring wrote: > On Mon, Jan 4, 2021 at 9:57 PM Jeremy Linton wrote: >> >> Given that most arm64 platform's PCI implementations needs quirks >> to deal with problematic config accesses, this is a good place to >> apply a firmware abstraction. The ARM PCI SMMCCC spec details a >> standard SMC conduit designed to provide a simple PCI config >> accessor. This specification enhances the existing ACPI/PCI >> abstraction and expects power, config, etc functionality is handled >> by the platform. It also is very explicit that the resulting config >> space registers must behave as is specified by the pci specification. > > If we put it in a document, they must behave. > >> Lets hook the normal ACPI/PCI config path, and when we detect >> missing MADT data, attempt to probe the SMC conduit. If the conduit >> exists and responds for the requested segment number (provided by the >> ACPI namespace) attach a custom pci_ecam_ops which redirects >> all config read/write requests to the firmware. >> >> This patch is based on the Arm PCI Config space access document @ >> https://developer.arm.com/documentation/den0115/latest > > From the spec: > "On some platforms, the SoC may only support 32-bit PCI configuration > space writes. On such platforms, calls to this function with access > size of 1 or 2 bytes may require the implementation of this function > to perform a PCI configuration read, following by the write. This > could result in inadvertently corrupting adjacent RW1C fields. It is > the implementation responsibility to be aware of these situations and > guard against them if possible." > > First, this contradicts the above statement about being compliant with > the PCI spec. Second, Linux is left to just guess whether this is the > case or not? I guess it would be pointless for firmware to advertise > this because it could just lie. Thanks for taking a look at this. Right, to clarify. The result of the SMC calls must appear to be compliant, but the underlying hardware of course may not be. The RW1C discussion during the spec reviews was extensive, but as you can see from the language the intention is that the results appear compliant. But IMHO, considering that ECAM is a configuration mechanism not an operational one, if one looks at the results of the existing alignment quirks in the kernel & the DT host bridge drivers, its not particularly problematic. In the case that there is a problem with a particular adapter, its the firmware's responsibility to deal with it. If that isn't possible then of course the machine is neither ECAM or compatible with this specification, same as what happens if there is a fundamental issue with the MMIO mapping. Its also not unheard of for cards to simply be incompatible with machines due to lack of optional features like PIO. > > I would like to know how to 'guard against them' so I can implement > that in the kernel accessors. > >> Signed-off-by: Jeremy Linton >> --- >> arch/arm64/kernel/pci.c | 87 +++++++++++++++++++++++++++++++++++++++ >> include/linux/arm-smccc.h | 26 ++++++++++++ >> 2 files changed, 113 insertions(+) >> >> diff --git a/arch/arm64/kernel/pci.c b/arch/arm64/kernel/pci.c >> index 1006ed2d7c60..56d3773aaa25 100644 >> --- a/arch/arm64/kernel/pci.c >> +++ b/arch/arm64/kernel/pci.c >> @@ -7,6 +7,7 @@ >> */ >> >> #include >> +#include >> #include >> #include >> #include >> @@ -107,6 +108,90 @@ static int pci_acpi_root_prepare_resources(struct acpi_pci_root_info *ci) >> return status; >> } >> >> +static int smccc_pcie_check_conduit(u16 seg) > > check what? Based on how you use this, perhaps _has_conduit() instead. Sure. > >> +{ >> + struct arm_smccc_res res; >> + >> + if (arm_smccc_1_1_get_conduit() == SMCCC_CONDUIT_NONE) >> + return -EOPNOTSUPP; >> + >> + arm_smccc_smc(SMCCC_PCI_VERSION, 0, 0, 0, 0, 0, 0, 0, &res); >> + if ((int)res.a0 < 0) >> + return -EOPNOTSUPP; >> + >> + arm_smccc_smc(SMCCC_PCI_SEG_INFO, seg, 0, 0, 0, 0, 0, 0, &res); >> + if ((int)res.a0 < 0) >> + return -EOPNOTSUPP; > > Don't you need to check that read and write functions are supported? In theory no, the first version of the specification makes them mandatory for all implementations. There isn't a partial access method, so nothing works if only read or write were implemented. > >> + >> + pr_info("PCI: SMC conduit attached to segment %d\n", seg); >> + >> + return 0; >> +} >> + >> +static int smccc_pcie_config_read(struct pci_bus *bus, unsigned int devfn, >> + int where, int size, u32 *val) >> +{ >> + struct arm_smccc_res res; >> + >> + devfn |= bus->number << 8; >> + devfn |= bus->domain_nr << 16; >> + >> + arm_smccc_smc(SMCCC_PCI_READ, devfn, where, size, 0, 0, 0, 0, &res); >> + if (res.a0) { >> + *val = ~0; >> + return -PCIBIOS_BAD_REGISTER_NUMBER; >> + } >> + >> + *val = res.a1; >> + return PCIBIOS_SUCCESSFUL; >> +} >> + >> +static int smccc_pcie_config_write(struct pci_bus *bus, unsigned int devfn, >> + int where, int size, u32 val) >> +{ >> + struct arm_smccc_res res; >> + >> + devfn |= bus->number << 8; >> + devfn |= bus->domain_nr << 16; >> + >> + arm_smccc_smc(SMCCC_PCI_WRITE, devfn, where, size, val, 0, 0, 0, &res); >> + if (res.a0) >> + return -PCIBIOS_BAD_REGISTER_NUMBER; >> + >> + return PCIBIOS_SUCCESSFUL; >> +} >> + >> +static const struct pci_ecam_ops smccc_pcie_ecam_ops = { >> + .bus_shift = 8, > > Drop. You don't use this and it's not ECAM. Though I'm wondering why > the smc interface is not just ECAM shifts instead of making up our > own. I would have made segment its own register rather than reg > offset. Sure. Thanks again. > >> + .pci_ops = { >> + .read = smccc_pcie_config_read, >> + .write = smccc_pcie_config_write, >> + } >> +}; >> + >> +static struct pci_config_window * >> +pci_acpi_setup_smccc_mapping(struct acpi_pci_root *root) >> +{ >> + struct device *dev = &root->device->dev; >> + struct resource *bus_res = &root->secondary; >> + struct pci_config_window *cfg; >> + >> + cfg = kzalloc(sizeof(*cfg), GFP_KERNEL); >> + if (!cfg) >> + return ERR_PTR(-ENOMEM); >> + >> + cfg->parent = dev; >> + cfg->ops = &smccc_pcie_ecam_ops; >> + cfg->busr.start = bus_res->start; >> + cfg->busr.end = bus_res->end; >> + cfg->busr.flags = IORESOURCE_BUS; >> + >> + cfg->res.name = "PCI SMCCC"; >> + if (cfg->ops->init) >> + cfg->ops->init(cfg); >> + return cfg; >> +} >> + >> /* >> * Lookup the bus range for the domain in MCFG, and set up config space >> * mapping. >> @@ -125,6 +210,8 @@ pci_acpi_setup_ecam_mapping(struct acpi_pci_root *root) >> >> ret = pci_mcfg_lookup(root, &cfgres, &ecam_ops); >> if (ret) { >> + if (!smccc_pcie_check_conduit(seg)) >> + return pci_acpi_setup_smccc_mapping(root); >> dev_err(dev, "%04x:%pR ECAM region not found\n", seg, bus_res); >> return NULL; >> } >> diff --git a/include/linux/arm-smccc.h b/include/linux/arm-smccc.h >> index f860645f6512..327f52533c71 100644 >> --- a/include/linux/arm-smccc.h >> +++ b/include/linux/arm-smccc.h >> @@ -89,6 +89,32 @@ >> >> #define SMCCC_ARCH_WORKAROUND_RET_UNAFFECTED 1 >> >> +/* PCI ECAM conduit */ >> +#define SMCCC_PCI_VERSION \ >> + ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \ >> + ARM_SMCCC_SMC_32, \ >> + ARM_SMCCC_OWNER_STANDARD, 0x0130) >> + >> +#define SMCCC_PCI_FEATURES \ >> + ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \ >> + ARM_SMCCC_SMC_32, \ >> + ARM_SMCCC_OWNER_STANDARD, 0x0131) >> + >> +#define SMCCC_PCI_READ \ >> + ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \ >> + ARM_SMCCC_SMC_32, \ >> + ARM_SMCCC_OWNER_STANDARD, 0x0132) >> + >> +#define SMCCC_PCI_WRITE \ >> + ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \ >> + ARM_SMCCC_SMC_32, \ >> + ARM_SMCCC_OWNER_STANDARD, 0x0133) >> + >> +#define SMCCC_PCI_SEG_INFO \ >> + ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \ >> + ARM_SMCCC_SMC_32, \ >> + ARM_SMCCC_OWNER_STANDARD, 0x0134) >> + >> /* Paravirtualised time calls (defined by ARM DEN0057A) */ >> #define ARM_SMCCC_HV_PV_TIME_FEATURES \ >> ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \ >> -- >> 2.26.2 >>