From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-6.4 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,NICE_REPLY_A,SPF_HELO_NONE,SPF_PASS,USER_AGENT_SANE_1 autolearn=no autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id E03F6C433E4 for ; Tue, 28 Jul 2020 19:55:30 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id B41C12070A for ; Tue, 28 Jul 2020 19:55:30 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (1024-bit key) header.d=redhat.com header.i=@redhat.com header.b="UYfilLVK" Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728708AbgG1Tz3 (ORCPT ); Tue, 28 Jul 2020 15:55:29 -0400 Received: from us-smtp-delivery-1.mimecast.com ([205.139.110.120]:58161 "EHLO us-smtp-1.mimecast.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1727824AbgG1Tz3 (ORCPT ); Tue, 28 Jul 2020 15:55:29 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=redhat.com; s=mimecast20190719; t=1595966127; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version:content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=SH5q26piEln6+brQgUs5QwIsRcXrNMf3SmQsNLqi3Vo=; b=UYfilLVKDrhPFkwbUjbUwKB9dHYCcNO6POKlj2HYzhXK7f1PKt6J2Y6YS4mAruYoOblLRH zXcfeWtJ0gI+YCwpSNQB9CmyRRa54pxTsGrNOFuot94XTPHC41WPZlepFw39zHiHgM3yNP U/xw2+DJbsvVBjv70oC2Or7eAIbMxHs= Received: from mail-ej1-f72.google.com (mail-ej1-f72.google.com [209.85.218.72]) (Using TLS) by relay.mimecast.com with ESMTP id us-mta-192-qxNl7pNKPd6aVzVpREKxNw-1; Tue, 28 Jul 2020 15:55:25 -0400 X-MC-Unique: qxNl7pNKPd6aVzVpREKxNw-1 Received: by mail-ej1-f72.google.com with SMTP id cf15so7617292ejb.6 for ; Tue, 28 Jul 2020 12:55:24 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:subject:to:cc:references:from:message-id:date :user-agent:mime-version:in-reply-to:content-language :content-transfer-encoding; bh=SH5q26piEln6+brQgUs5QwIsRcXrNMf3SmQsNLqi3Vo=; b=rg9TqhFkAQ5jac/Yyibb7C9wYPR7BZ8VMVpN1vmR5Ik2ZZJ8bu9+saw6wy+WXaKJFS ef3hu+iQ4aP6BTwpUbjvYB0wLnBC0lbSbYsdRX0I24llooQ7Dy4CY25gdYgwk/LKVkEi 7qZDYgkDAyMbm5VLm6qCKVi97ZxuzT9mjVEX/++XtfxD7tDCnHaa3nSh2RaOX3coafN9 wg2GUhnKLg38IWHCdI2NYU2S7qBtoyhEiXV8DSnR3064f6nt1gZoE7PR0YJXtJ6jBM34 YJ43js4LAOYVY/MjumsF7gx6j3m7B0lvBVXqJP5MXyEZyvlIfbJlyG2XSnkUMvrFmySX zd4g== X-Gm-Message-State: AOAM530cno/yL4RHfgpTBKo/0djHsQggA2dy03ZFlIeKUKz+4ReksbHg fd4eoN6j+qZMj3qqYPC07AvdB/PlMUj/mgIdM0QXg9Ul+AIlx0Czq8u1NhIQcDQl2DP3EU5DId0 gEZWfWWsH1Mnb7/YZn3rv X-Received: by 2002:aa7:c655:: with SMTP id z21mr27771980edr.330.1595966123728; Tue, 28 Jul 2020 12:55:23 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxwya90PeANkl56GbLL/sAAQgT++JcBuCdnZPXxsUt2lGBGTS4oefB9O+jlvr2TwUYPoNeYaw== X-Received: by 2002:aa7:c655:: with SMTP id z21mr27771962edr.330.1595966123458; Tue, 28 Jul 2020 12:55:23 -0700 (PDT) Received: from x1.localdomain (2001-1c00-0c0c-fe00-d2ea-f29d-118b-24dc.cable.dynamic.v6.ziggo.nl. [2001:1c00:c0c:fe00:d2ea:f29d:118b:24dc]) by smtp.gmail.com with ESMTPSA id gh25sm4295031ejb.109.2020.07.28.12.55.22 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Tue, 28 Jul 2020 12:55:22 -0700 (PDT) Subject: Re: [PATCH v5 06/16] pwm: lpss: Use pwm_lpss_apply() when restoring state on resume To: Andy Shevchenko Cc: Thierry Reding , =?UTF-8?Q?Uwe_Kleine-K=c3=b6nig?= , Jani Nikula , Joonas Lahtinen , Rodrigo Vivi , =?UTF-8?B?VmlsbGUgU3lyasOkbMOk?= , "Rafael J . Wysocki" , Len Brown , linux-pwm@vger.kernel.org, intel-gfx , dri-devel@lists.freedesktop.org, Mika Westerberg , linux-acpi@vger.kernel.org References: <20200717133753.127282-1-hdegoede@redhat.com> <20200717133753.127282-7-hdegoede@redhat.com> <20200728185703.GA3703480@smile.fi.intel.com> From: Hans de Goede Message-ID: <1e19e31f-cf68-5607-3027-3b963ce53c39@redhat.com> Date: Tue, 28 Jul 2020 21:55:22 +0200 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.9.0 MIME-Version: 1.0 In-Reply-To: <20200728185703.GA3703480@smile.fi.intel.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-pwm-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-pwm@vger.kernel.org Hi, On 7/28/20 8:57 PM, Andy Shevchenko wrote: > On Fri, Jul 17, 2020 at 03:37:43PM +0200, Hans de Goede wrote: >> Before this commit a suspend + resume of the LPSS PWM controller >> would result in the controller being reset to its defaults of >> output-freq = clock/256, duty-cycle=100%, until someone changes >> to the output-freq and/or duty-cycle are made. >> >> This problem has been masked so far because the main consumer >> (the i915 driver) was always making duty-cycle changes on resume. >> With the conversion of the i915 driver to the atomic PWM API the >> driver now only disables/enables the PWM on suspend/resume leaving >> the output-freq and duty as is, triggering this problem. >> >> The LPSS PWM controller has a mechanism where the ctrl register value >> and the actual base-unit and on-time-div values used are latched. When >> software sets the SW_UPDATE bit then at the end of the current PWM cycle, >> the new values from the ctrl-register will be latched into the actual >> registers, and the SW_UPDATE bit will be cleared. >> >> The problem is that before this commit our suspend/resume handling >> consisted of simply saving the PWM ctrl register on suspend and >> restoring it on resume, without setting the PWM_SW_UPDATE bit. >> When the controller has lost its state over a suspend/resume and thus >> has been reset to the defaults, just restoring the register is not >> enough. We must also set the SW_UPDATE bit to tell the controller to >> latch the restored values into the actual registers. >> >> Fixing this problem is not as simple as just or-ing in the value which >> is being restored with SW_UPDATE. If the PWM was enabled before we must >> write the new settings + PWM_SW_UPDATE before setting PWM_ENABLE. >> We must also wait for PWM_SW_UPDATE to become 0 again and depending on the >> model we must do this either before or after the setting of PWM_ENABLE. >> >> All the necessary logic for doing this is already present inside >> pwm_lpss_apply(), so instead of duplicating this inside the resume >> handler, this commit makes the resume handler use pwm_lpss_apply() to >> restore the settings when necessary. This fixes the output-freq and >> duty-cycle being reset to their defaults on resume. > > ... > >> -static int pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm, >> - const struct pwm_state *state) >> +static int __pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm, >> + const struct pwm_state *state, bool from_resume) >> { >> struct pwm_lpss_chip *lpwm = to_lpwm(chip); >> int ret = 0; >> >> if (state->enabled) { >> if (!pwm_is_enabled(pwm)) { >> - pm_runtime_get_sync(chip->dev); >> + if (!from_resume) >> + pm_runtime_get_sync(chip->dev); >> + >> ret = pwm_lpss_prepare_enable(lpwm, pwm, state, true); >> - if (ret) >> + if (ret && !from_resume) >> pm_runtime_put(chip->dev); >> } else { >> ret = pwm_lpss_prepare_enable(lpwm, pwm, state, false); >> } >> } else if (pwm_is_enabled(pwm)) { >> pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE); >> - pm_runtime_put(chip->dev); >> + >> + if (!from_resume) >> + pm_runtime_put(chip->dev); >> } >> >> return ret; >> } > > Maybe I'm too picky, but I would go even further and split apply to two versions > > static int pwm_lpss_apply_on_resume(struct pwm_chip *chip, struct pwm_device *pwm, > const struct pwm_state *state) >> { >> struct pwm_lpss_chip *lpwm = to_lpwm(chip); >> >> if (state->enabled) >> return pwm_lpss_prepare_enable(lpwm, pwm, state, !pwm_is_enabled(pwm)); >> if (pwm_is_enabled(pwm)) { >> pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE); >> return 0; >> } > > and another one for !from_resume. It is a bit picky :) But that is actually not a bad idea, although I would write it like this for more symmetry with the normal (not on_resume) apply version, while at it I also renamed the function: /* * This is a mirror of pwm_lpss_apply() without pm_runtime reference handling * for restoring the PWM state on resume. */ static int pwm_lpss_restore_state(struct pwm_chip *chip, struct pwm_device *pwm, const struct pwm_state *state) { struct pwm_lpss_chip *lpwm = to_lpwm(chip); int ret = 0; if (state->enabled) ret = pwm_lpss_prepare_enable(lpwm, pwm, state, !pwm_is_enabled(pwm)); else if (pwm_is_enabled(pwm)) pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE); return ret; } Would that work for you? >> +static int pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm, >> + const struct pwm_state *state) >> +{ >> + return __pwm_lpss_apply(chip, pwm, state, false); >> +} > > ... > >> + ret = __pwm_lpss_apply(&lpwm->chip, pwm, &saved_state, true); >> + if (ret) >> + dev_err(dev, "Error restoring state on resume\n"); > > I'm wondering if it's a real error why we do not bail out? > Otherwise dev_warn() ? It is a real error, but a single PWM chip might have multiple controllers and bailing out early would mean not even trying to restore the state on the other controllers. As for propagating the error, AFAIK the pm framework does not do anything with resume errors other then log an extra error. Regards, Hans