On Thu, May 13, 2021 at 03:13:15PM +0200, Tobias Schramm wrote: > Commit 46060be6d840 ("clk: sunxi-ng: v3s: use sigma-delta modulation for audio-pll") > changed the audio pll on the Allwinner V3s and V3 SoCs to use > sigma-delta modulation. In the process the declaration of fixed postdivider > providing "pll-audio" was adjusted to provide the desired clock rates from > the now sigma-delta modulated pll. > However, while the divider used for calculations by the clock framework > was adjusted the actual divider programmed into the hardware in > sun8i_v3_v3s_ccu_init was left at "divide by four". This broke the > "pll-audio" clock, now only providing quater the expected clock rate. > It would in general be desirable to program the postdivider for > "pll-audio" to four, such that a broader range of frequencies were > available on the pll outputs. But the clock for the integrated codec > "ac-dig" does not feature a mux that allows to select from all pll outputs > as it is just a simple clock gate connected to "pll-audio". Thus we need > to set the postdivider to one to be able to provide the 22.5792MHz and > 24.576MHz rates required by the internal sun4i codec. > > This patches fixes the incorrect clock rate by forcing the postdivider to > one in sun8i_v3_v3s_ccu_init. > > Fixes: 46060be6d840 ("clk: sunxi-ng: v3s: use sigma-delta modulation for audio-pll") > Signed-off-by: Tobias Schramm Applied, thanks Maxime