From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-12.9 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_PATCH,MAILING_LIST_MULTI,SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED,USER_AGENT_GIT autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 047EAC5517A for ; Mon, 26 Oct 2020 06:39:22 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id AC06422282 for ; Mon, 26 Oct 2020 06:39:21 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=nvidia.com header.i=@nvidia.com header.b="KvgFGXHq" Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1770502AbgJZGjU (ORCPT ); Mon, 26 Oct 2020 02:39:20 -0400 Received: from hqnvemgate26.nvidia.com ([216.228.121.65]:16782 "EHLO hqnvemgate26.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1770486AbgJZGjT (ORCPT ); Mon, 26 Oct 2020 02:39:19 -0400 Received: from hqmail.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate26.nvidia.com (using TLS: TLSv1.2, AES256-SHA) id ; Sun, 25 Oct 2020 23:38:58 -0700 Received: from HQMAIL111.nvidia.com (172.20.187.18) by HQMAIL107.nvidia.com (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Mon, 26 Oct 2020 06:39:15 +0000 Received: from vidyas-desktop.nvidia.com (10.124.1.5) by mail.nvidia.com (172.20.187.18) with Microsoft SMTP Server id 15.0.1473.3 via Frontend Transport; Mon, 26 Oct 2020 06:39:11 +0000 From: Vidya Sagar To: , , , , , , CC: , , , , , , , Subject: [PATCH 2/2] arm64: tegra: Fix DT binding for IO High Voltage entry Date: Mon, 26 Oct 2020 12:09:02 +0530 Message-ID: <20201026063902.14744-2-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201026063902.14744-1-vidyas@nvidia.com> References: <20201026063902.14744-1-vidyas@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1603694338; bh=LI104L2D+SwIdxtDq4b7FINXu6Attxn2TxYNi16Z+hs=; h=From:To:CC:Subject:Date:Message-ID:X-Mailer:In-Reply-To: References:X-NVConfidentiality:MIME-Version:Content-Type; b=KvgFGXHqjXKF3QrUmrjMr7L68sJocNnR4O74HcMFCJm2HJbwBGND/QBsnmnJvKjj3 1G217TVgLY3/aa3VorJJRmk7BKomsT5enSNh0EKau2z9aDRYDhCd6K4ZPk15Ua+x4E 0LeMmMl4P3GnwtWVE0KJEzmOZ7lyerxD7EEF2EgsrklRypIAnP9TrwUJ170Dofstp6 oTe4fv3clsi9rFTENyUfs8K0NhPddU3HDZrbzvo3WkGW7evdoBqeIlo4Z20I+hW/nf DvvLhe/sMwxluMxvSR6qoMZXRSEe20MwOPwRk5yOEGPcOPmhx4PJxRz7veTOsqarLh SA83ZMLPKW86A== Precedence: bulk List-ID: X-Mailing-List: linux-tegra@vger.kernel.org Fix the device-tree entry that represents I/O High Voltage property by replacing 'nvidia,io-high-voltage' with 'nvidia,io-hv' as the former entry is deprecated. Fixes: dbb72e2c305b ("arm64: tegra: Add configuration for PCIe C5 sideband signals") Signed-off-by: Vidya Sagar --- arch/arm64/boot/dts/nvidia/tegra194.dtsi | 4 ++-- 1 file changed, 2 insertions(+), 2 deletions(-) diff --git a/arch/arm64/boot/dts/nvidia/tegra194.dtsi b/arch/arm64/boot/dts/nvidia/tegra194.dtsi index 48160f48003a..5007a2a8647c 100644 --- a/arch/arm64/boot/dts/nvidia/tegra194.dtsi +++ b/arch/arm64/boot/dts/nvidia/tegra194.dtsi @@ -155,7 +155,7 @@ nvidia,schmitt = ; nvidia,lpdr = ; nvidia,enable-input = ; - nvidia,io-high-voltage = ; + nvidia,io-hv = ; nvidia,tristate = ; nvidia,pull = ; }; @@ -167,7 +167,7 @@ nvidia,schmitt = ; nvidia,lpdr = ; nvidia,enable-input = ; - nvidia,io-high-voltage = ; + nvidia,io-hv = ; nvidia,tristate = ; nvidia,pull = ; }; -- 2.17.1