From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-1.1 required=3.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id E17CFC43381 for ; Mon, 25 Mar 2019 17:06:18 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id A7B822087C for ; Mon, 25 Mar 2019 17:06:18 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (1024-bit key) header.d=ti.com header.i=@ti.com header.b="JE3mN4Tq" Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729816AbfCYRGR (ORCPT ); Mon, 25 Mar 2019 13:06:17 -0400 Received: from lelv0143.ext.ti.com ([198.47.23.248]:46862 "EHLO lelv0143.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725788AbfCYRGQ (ORCPT ); Mon, 25 Mar 2019 13:06:16 -0400 Received: from fllv0035.itg.ti.com ([10.64.41.0]) by lelv0143.ext.ti.com (8.15.2/8.15.2) with ESMTP id x2PH5ihm037944; Mon, 25 Mar 2019 12:05:44 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1553533544; bh=02geSVzvA+r31qJtwkAE2yIcfQK/66G9YGjroMZd+Qk=; h=Subject:To:CC:References:From:Date:In-Reply-To; b=JE3mN4TqvRu+jVGzxsUvpWiwUxpU+a+KIQpoK7EFUNXjo4zR1IA/gD3ZOEQXky4hl xoT3JRtUvEtmO6xVTteqBuNkI5pC0MFmLsobWOfq7nbnNDwxdGHkFf1Qga4lUvkN4G tXsGnqIKFdx0CKlCuLtnOwaCsrdNsxlOeq0GhJcc= Received: from DLEE111.ent.ti.com (dlee111.ent.ti.com [157.170.170.22]) by fllv0035.itg.ti.com (8.15.2/8.15.2) with ESMTPS id x2PH5i1R048443 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Mon, 25 Mar 2019 12:05:44 -0500 Received: from DLEE101.ent.ti.com (157.170.170.31) by DLEE111.ent.ti.com (157.170.170.22) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5; Mon, 25 Mar 2019 12:05:44 -0500 Received: from dlep32.itg.ti.com (157.170.170.100) by DLEE101.ent.ti.com (157.170.170.31) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_RSA_WITH_AES_256_CBC_SHA) id 15.1.1713.5 via Frontend Transport; Mon, 25 Mar 2019 12:05:44 -0500 Received: from [172.24.190.89] (ileax41-snat.itg.ti.com [10.172.224.153]) by dlep32.itg.ti.com (8.14.3/8.13.8) with ESMTP id x2PH5cHM025849; Mon, 25 Mar 2019 12:05:39 -0500 Subject: Re: [RFC PATCH v2 1/5] mtd: cfi_cmdset_0002: Add support for polling status register To: Joakim Tjernlund , "richard@nod.at" , "computersforpeace@gmail.com" , "bbrezillon@kernel.org" , "marek.vasut@gmail.com" , "robh+dt@kernel.org" , "dwmw2@infradead.org" CC: "Nori, Sekhar" , "linux-kernel@vger.kernel.org" , "linux-mtd@lists.infradead.org" , "devicetree@vger.kernel.org" , "masonccyang@mxic.com.tw" , "tudor.ambarus@microchip.com" , "gregkh@linuxfoundation.org" , "sergei.shtylyov@cogentembedded.com" , "linux-arm-kernel@lists.infradead.org" , "arnd@arndb.de" References: <20190321174548.9288-1-vigneshr@ti.com> <20190321174548.9288-2-vigneshr@ti.com> <107cd92703919f97f4cf2d9cd279b091bc90518e.camel@infinera.com> From: Vignesh Raghavendra Message-ID: <08f5424f-3ce3-492a-d2b3-4798993d35b9@ti.com> Date: Mon, 25 Mar 2019 22:36:37 +0530 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.5.1 MIME-Version: 1.0 In-Reply-To: <107cd92703919f97f4cf2d9cd279b091bc90518e.camel@infinera.com> Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 25/03/19 7:21 PM, Joakim Tjernlund wrote: > On Mon, 2019-03-25 at 18:27 +0530, Vignesh Raghavendra wrote: >> CAUTION: This email originated from outside of the organization. Do not click links or open attachments unless you recognize the sender and know the content is safe. >> >> >> Hi, >> >> On 21/03/19 11:41 PM, Joakim Tjernlund wrote: >>> On Thu, 2019-03-21 at 23:15 +0530, Vignesh Raghavendra wrote: >>>> HyperFlash devices are compliant with CFI AMD/Fujitsu Extended Command >>>> Set(0x0002) for flash operations, therefore drivers/mtd/chips/cfi_cmdset_0002.c >>>> can be use as is. But these devices do not support DQ polling method of >>>> determining chip ready/good status. These flashes provide Status >>>> Register whose bits can be polled to know status of flash operation. >>>> >>>> Cypress HyperFlash datasheet here[1], talks about CFI Amd/Fujitsu >>>> Extended Query version 1.5. Bit 0 of "Software Features supported" field >>>> of CFI Primary Vendor-Specific Extended Query table indicates >>>> presence/absence of status register and Bit 1 indicates whether or not >>>> DQ polling is supported. Using these bits, its possible to determine >>>> whether flash supports DQ polling or need to use Status Register. >>>> >>>> Add support for polling status register to know device ready/status of >>>> erase/write operations when DQ polling is not supported. >>> >>> Isn't this new Status scheme just a copy of Intels(cmdset_0001)? >> >> Yes, but with one difference: At the end of program/erase operation, >> device directly enters status register mode and starts reflecting >> status register content at any address. >> The device remains in the read status register state until another >> command is written to the device. Therefore there is notion of device is >> in "status register read mode" (FL_STATUS) state > > That seems to vary and long time ago RMK added this: > /* If the flash has finished erasing, then 'erase suspend' > * appears to make some (28F320) flash devices switch to > * 'read' mode. Make sure that we switch to 'read status' > * mode so we get the right data. --rmk > */ > map_write(map, CMD(0x70), chip->in_progress_block_addr); > This behavior is expected with cmdset_0001. Because "The device remains in the read status register state until another command is written", therefore "erase suspend' command after erase completion will switch device to read mode. And therefore read status is safe thing to do for cmdset_0001. But in case of cmdset_0002 erase completion will not put device to read status mode and therefore no special status tracking is required. >> >> But in case of cfi_cmdset_0002, once program/erase operation is >> complete, device returns to previous address space overlay from which >> operation was started from (mostly read mode) > > I hope you can do the same as Intel here, issue an explicit Status CMD or you will be in trouble. Even if we issue Read Status command to enter read status mode, any single subsequent read will put device back to read mode. So, sending explicit Status CMD is of not much use. As long as cmdset_0002 driver ensures sending Read Status cmd and next single read can be done in one go (ie. mutex held), I don't see any trouble here. This is already take care off. > > Also, I think you need to use the various map_word_xxx as in: > status = map_read(map, chip->in_progress_block_addr); > if (map_word_andequal(map, status, status_OK, status_OK)) > break; Yes, I will fixup this patch to use map_word_* wherever necessary in the next revision. > otherwise you will break interleaved setups(like two 8-bit flashes in parallel to > form one 16 bit bus). Maybe this is not supported for CMDSET 0002 ? > Interleaved is indeed supported by cmdset_0002. Thanks for pointing that out! > Jocke > >> >> In order to enter status register overlay mode, Read Status command is >> to be written to addr_unlock1(0x555) address. The overlay is in effect >> for one read access, specifically the next read access that follows the >> Status Register Read command >> Therefore code around FL_STATUS state in cfi_cmdset_0001 is not >> applicable to cfi_cmdset_0002 as is. >> >> >>> If so I think the new status impl. in 0002 should borrow from 0001 as this is a >>> hardened and battle tested impl. >>> >> >> In case of cfi_cmdset_0001.c, program/erase is followed by >> inval_cache_and_wait_for_operation() to poll ready bit and based on >> status register value, success or the error handling is done. >> >> Most of the code corresponding to inval_cache_and_wait_for_operation() >> is already in cfi_cmdset_0002.c. So, whats missing in this patch is >> handling and reporting of errors as reflected in status register after >> write/erase failures. I will add that in the next version. >> >> But, I don't see much to borrow apart from error handling sequence. >> Please, let me know if I missed something. >> >>> I know other modern 0002 chips supports both old and new impl. of Status and I world >>> guess that we will see more chips with new Status only. >>> >> >> Agreed. Newer devices would mostly be CFI 1.5. >> >> -- >> Regards >> Vignesh > -- Regards Vignesh