From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-8.2 required=3.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_PATCH,MAILING_LIST_MULTI,SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id BF2ACC2BB1D for ; Tue, 7 Apr 2020 11:18:27 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id 978EE20644 for ; Tue, 7 Apr 2020 11:18:27 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728415AbgDGLS0 (ORCPT ); Tue, 7 Apr 2020 07:18:26 -0400 Received: from relay1-d.mail.gandi.net ([217.70.183.193]:62237 "EHLO relay1-d.mail.gandi.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726767AbgDGLS0 (ORCPT ); Tue, 7 Apr 2020 07:18:26 -0400 X-Originating-IP: 84.210.220.251 Received: from [192.168.1.123] (cm-84.210.220.251.getinternet.no [84.210.220.251]) (Authenticated sender: fredrik@strupe.net) by relay1-d.mail.gandi.net (Postfix) with ESMTPSA id BFACA240005; Tue, 7 Apr 2020 11:18:23 +0000 (UTC) Subject: Re: [PATCH] arm64: armv8_deprecated: Fix undef_hook mask for thumb setend To: Suzuki K Poulose , catalin.marinas@arm.com Cc: linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, will.deacon@arm.com References: <911db2f1-e078-a460-32ee-154a0b4de5d4@strupe.net> <20200407092744.GA2665@gaia> From: Fredrik Strupe Message-ID: <0d7b582a-1bd0-9db2-2fdc-04fc887f64c6@strupe.net> Date: Tue, 7 Apr 2020 13:18:21 +0200 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.9.0 MIME-Version: 1.0 In-Reply-To: Content-Type: text/plain; charset=utf-8; format=flowed Content-Transfer-Encoding: 8bit Content-Language: en-US Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 07.04.2020 12:47, Suzuki K Poulose wrote: > On 04/07/2020 10:27 AM, Catalin Marinas wrote: >> On Mon, Apr 06, 2020 at 04:16:05PM +0200, Fredrik Strupe wrote: >>> Use a full 32-bit mask to prevent accidental matchings of thumb32 >>> instructions where the second half-word is equal to the thumb16 setend >>> encoding. >>> >>> This fixes the same problem as the following patch: >>> >>>      https://lkml.org/lkml/2020/3/16/341 >> >> This link is not guaranteed to be stable and the commit should have the >> full description rather than referring to another email. >> >>> but for setend emulation instead. >>> >>> Signed-off-by: Fredrik Strupe >> >> It also needs Fixes: and Cc: stable tags. >> >>> --- >>>   arch/arm64/kernel/armv8_deprecated.c | 2 +- >>>   1 file changed, 1 insertion(+), 1 deletion(-) >>> >>> diff --git a/arch/arm64/kernel/armv8_deprecated.c >>> b/arch/arm64/kernel/armv8_deprecated.c >>> index 9d3442d62..8c06dfee0 100644 >>> --- a/arch/arm64/kernel/armv8_deprecated.c >>> +++ b/arch/arm64/kernel/armv8_deprecated.c >>> @@ -609,7 +609,7 @@ static struct undef_hook setend_hooks[] = { >>>       }, >>>       { >>>           /* Thumb mode */ >>> -        .instr_mask    = 0x0000fff7, >>> +        .instr_mask    = 0xfffffff7, >>>           .instr_val    = 0x0000b650, >> >> I can see how this could happen but it would be useful to provide a >> concrete example in the commit log. >> >> The instruction opcode built by call_undef_hook() first reads a u16 as a >> T16 instruction and the above should be fine. However, if this looks >> like a T32 opcode, it reads a subsequent u16 which becomes the lowest >> half-word and the above mask/val may inadvertently match it. >> > Thanks for the feedback. I have updated the patch with the requested changes. > We also do a check on the pstate_val, along with the instr_val to > confirm the mode. So this should be fine as it is ? > > Suzuki pstate_val only indicates thumb execution, not whether the current instruction is a T16 or T32 instruction. (Sorry for duplicate, something went terribly wrong with the formatting of the previous email.) Fredrik --- For thumb instructions, call_undef_hook() in traps.c first reads a u16, and if the u16 indicates a T32 instruction (u16 >= 0xe800), a second u16 is read, which then makes up the the lower half-word of a T32 instruction. For T16 instructions, the second u16 is not read, which makes the resulting u32 opcode always have the upper half set to 0. However, having the upper half of instr_mask in the undef_hook set to 0 masks out the upper half of all thumb instructions - both T16 and T32. This results in trapped T32 instructions with the lower half-word equal to the T16 encoding of setend (b650) being matched, even though the upper half-word is not 0000 and thus indicates a T32 opcode. An example of such a T32 instruction is eaa0b650, which should raise a SIGILL since T32 instructions with an eaa prefix are unallocated as per Arm ARM, but instead works as a SETEND because the second half-word is set to b650. This patch fixes the issue by extending instr_mask to include the upper u32 half, which will still match T16 instructions where the upper half is 0, but not T32 instructions. Signed-off-by: Fredrik Strupe Cc: Catalin Marinas Cc: Will Deacon Fixes: 2d888f48e056 ("arm64: Emulate SETEND for AArch32 tasks") ---  arch/arm64/kernel/armv8_deprecated.c | 2 +-  1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/arch/arm64/kernel/armv8_deprecated.c b/arch/arm64/kernel/armv8_deprecated.c index 9d3442d62..8c06dfee0 100644 --- a/arch/arm64/kernel/armv8_deprecated.c +++ b/arch/arm64/kernel/armv8_deprecated.c @@ -609,7 +609,7 @@ static struct undef_hook setend_hooks[] = {      },      {          /* Thumb mode */ -        .instr_mask    = 0x0000fff7, +        .instr_mask    = 0xfffffff7,          .instr_val    = 0x0000b650,          .pstate_mask    = (PSR_AA32_T_BIT | PSR_AA32_MODE_MASK),          .pstate_val    = (PSR_AA32_T_BIT | PSR_AA32_MODE_USR), -- 2.20.1