From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S933168AbcIEKsc (ORCPT ); Mon, 5 Sep 2016 06:48:32 -0400 Received: from mail-bn3nam01on0080.outbound.protection.outlook.com ([104.47.33.80]:51187 "EHLO NAM01-BN3-obe.outbound.protection.outlook.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S932337AbcIEKs2 (ORCPT ); Mon, 5 Sep 2016 06:48:28 -0400 X-Greylist: delayed 2022 seconds by postgrey-1.27 at vger.kernel.org; Mon, 05 Sep 2016 06:48:27 EDT Authentication-Results: spf=softfail (sender IP is 192.88.168.50) smtp.mailfrom=gmail.com; nxp.com; dkim=none (message not signed) header.d=none;nxp.com; dmarc=fail action=none header.from=gmail.com;nxp.com; dkim=none (message not signed) header.d=none; From: To: , , , , , , , CC: , Mingkai Hu , Horia Geant? , Mihai Bantea , Chenhui Zhao , Gong Qianyu , Minghuan Lian , Hou Zhiqiang , Shaohui Xie Subject: [PATCH 3/7] [v2] arm64: dts: add QorIQ LS1046A SoC support Date: Mon, 5 Sep 2016 18:01:31 +0800 Message-ID: <1473069695-33092-4-git-send-email-shh.xie@gmail.com> X-Mailer: git-send-email 2.1.0.27.g96db324 In-Reply-To: <1473069695-33092-1-git-send-email-shh.xie@gmail.com> References: <1473069695-33092-1-git-send-email-shh.xie@gmail.com> X-EOPAttributedMessage: 0 X-Matching-Connectors: 131175441187041928;(91ab9b29-cfa4-454e-5278-08d120cd25b8);() X-Forefront-Antispam-Report: CIP:192.88.168.50;IPV:NLI;CTRY:US;EFV:NLI;SFV:NSPM;SFS:(10009020)(979002)(6009001)(7916002)(2980300002)(189002)(199003)(105596002)(106466001)(5660300001)(81166006)(81156014)(2876002)(19580395003)(5003940100001)(36756003)(7416002)(73392002)(8676002)(4326007)(19580405001)(8936002)(82202001)(47776003)(61266001)(586003)(68736007)(2906002)(626004)(305945005)(2201001)(86152002)(55446002)(229853001)(50986999)(76176999)(86362001)(15975445007)(104016004)(7846002)(356003)(8666005)(2950100001)(6260500002)(87936001)(83322999)(189998001)(77096005)(11100500001)(87572001)(33646002)(50466002)(5001770100001)(50226002)(81442002)(73972006)(92566002)(97736004)(76482005)(48376002)(7059030)(2004002)(969003)(989001)(999001)(1009001)(1019001);DIR:OUT;SFP:1101;SCL:1;SRVR:SN1PR0301MB2016;H:tx30smr01.am.freescale.net;FPR:;SPF:SoftFail;PTR:InfoDomainNonexistent;MX:1;A:1;LANG:en; X-Microsoft-Exchange-Diagnostics: 1;BY2FFO11FD020;1:T12WKCMdn89/okCfUDjCMi+iGbRW5jsLd/y8ZWEvCYmvoFeIpllUy99eZ0gXheb7FLgdVdTo7F20nB5X5iy6ppTLCO/nfxH6omc9ThUKAluUc6dsIpOB1cCO4idiqfen4UsWKaRxeDkSVlvyTpNzFiZqrgufBGUUyOyXQsOo86O9ORoeMMs60y4U8jJt5Sp8cY3NQXUukt7H0blOkqP5+kbuiBeiTZsPLGGjTTY9cvEyRW/dvzAVKAGEqFE2Cv2zUFpi/ugjmh6xtgyycabfAeCq1cl+rF6jFwiTt6RQBKBD6acYwjyhA0u5/cdMcQhNrEhFFSD6XBRU4P1oSK3gyIZDlz5+k3prm7gQGrmaRm37rAlylUi6ZYJdlvVsgy1i/V+qXGRoxZqZ+u9EUkRIKqG7CmcENcXatvUsxF2wJfLbgh7jzj3fHkc9dnOGVOu1sCtx+/+5COD9WIlCnxunQTiatiMfVngDwYw2loj2qGKZwUXrz5YsXvZFwujbYssHzaFnqxYSIuW7IevH7wad3AiNBOFF9TYgX7dZV23qZ0WqSBzLLzlG9nVSREyw81E2I8fd6FkVZm/nkMRTZsyjGD0KJLoT6dQ5MdjAuggqOIM= MIME-Version: 1.0 Content-Type: text/plain X-MS-Office365-Filtering-Correlation-Id: 13965fd5-1861-4977-1127-08d3d57589aa X-Microsoft-Exchange-Diagnostics: 1;SN1PR0301MB2016;2:vdrj6FrNA8nE2vzYSJTixQ4AMumTGLjk7jLhtpiw9GiOFmI0vUXbAAgaZYj5x7VrbxmAF+ZibkRnzA8lukQigQ5GGuyp9hj9BipX8WuhlQX8Av67WzeCu723PaGBN47GAZNirk8xbnErHAn1909I5e/fmPKhnIocYgTQZqelNQTbVhSuJUOMZF4aARR97UlD;3:tDrwDJRiG635B4uXfFwZdDafGkYXyvg4oaiSri6/NaornuvTJCCNG3c1CQ4rhJmEqnAnRbAyfiO4YtGCCiBuqjXmyNMIosiSxVcd1RtkPfsd8m4DTWIqOVt7hsEl9hbjPDiSk5uTluM0I9dJiIuPg6ve3PPTrd+8MeqUyIg8FSEsF18RM+OGDOCFxZPEfSgwl39BID567Q4AIvzOzwKxsI14SMO2lwq2KhMI7IUoehI=;25:WA9Z1mvWSxlokLo72OjDYzPehod+8Fxw4Vzd+s5Zwp3/EDmUrDEkSMfLLwFg8pmajjQ45H1zDh/rO5Iq9TvmQtZrsWiEEcn6U1dfxjtIjvV8xSFGz5A9wpJg1+IPyPUd2PrFJi7qXGqRMD+92XKGetzYlvI4xTRBrjd8OaWXrhLakbCkJk0qXaL5fVxjXXwgGXHei03/b2OsfHgekvROF17nobAlbjg6SvzIdRyR5OwKHvvMoTxCpkS9/BWVgQlayS38TL8XbJFwlY/1woTih+4IUIrTluYvNaCeXVDesrJ4oYFrZScSHOFzbFZUOSes7ZII+Ak91UZ2+I6nzgs3ThcyupcGTCp/nnnor8x3OIiv+P+qKMgQc+sCJ0MgyWPbN1pl/plkW33SZXaCW/vMnnI6G/HO8kXyWTt+BwS570Y= X-Microsoft-Antispam: UriScan:;BCL:0;PCL:0;RULEID:;SRVR:SN1PR0301MB2016; X-Microsoft-Exchange-Diagnostics: 1;SN1PR0301MB2016;31:e+WLZGDoSMsECfP8hIWArnv3RnAdpN9rmILcYPH82AH1GePxNZxuj+JiCkgKhQ/NnacYW3mEvIbYvXWTjPwLb5DbTHh9dl86vwlfv9O63OBfaVfJzzlLTqRHKbpkwg81cxE5aj+XmNwRzJMFu+HcRcbG4lhombztPw2j5MzGHnjj5G1CuCUWI3o+H2I0CJEbV3p3Ps2AdKLooIm4z4aZDFE0EpUE0Vt5ltLHzOb8kbQ=;4:db1NyVfhAAd+FA1RcH5CCAVkbf6SQMuGzOov+nFtFwOVlvaYHut7w12f8rblY+s+vMaSSlbT0RjsC6c1SKsXwfVPWHxp7/WHzjPWOfqaaw81dVyzdd4MINA4AfNxYcFTsU40Keil1jPdkvucdjoayAvr6EuA7wuaS0l9ySiQQOi4bXeSFkAVBfkw/TRkxdWO89ILfiZwfMQMZ798Lfu09l13Hptk6AihxyX0mCi+ZUfpCgsnp+ATPtQEt4rVOvz/Fp2ka58kFuY8UlEXBVZT/Qz0DxN/0Fd8IKBi68XHtve0RkIB/QXYpu0jT5XtLRYil3bma+v4sLqcl5HHu1yh9nWdWQOvuJbEq2G0e4kW6Q58gc1M+6x2zZxYBean8zVNh8cd2oNE0nJ03TsMctVFRFTMLrzQ21Kvj/sEUqYzhN3kNZQu+aoVH8xb4LE9eitIXSHdR+zu4KB6UjryDSwz8tCwuYmiD1ewG5P1SLv2gfQj9VO6sS4avtaKJHUOna7M13UY3QKKJ0AhlOO5dxEeHx9g1GfLbL5ac+pRc8rM0Eo= X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:(185117386973197); X-Exchange-Antispam-Report-CFA-Test: BCL:0;PCL:0;RULEID:(6040176)(601004)(2401047)(13015025)(13017025)(13023025)(13024025)(13018025)(5005006)(8121501046)(3002001)(10201501046)(6055026);SRVR:SN1PR0301MB2016;BCL:0;PCL:0;RULEID:(400006);SRVR:SN1PR0301MB2016; X-Forefront-PRVS: 005671E15D X-Microsoft-Exchange-Diagnostics: =?us-ascii?Q?1;SN1PR0301MB2016;23:BZgqMZogT8L+ealzvMYrjWvY471SBmnmlTm6Ee0?= =?us-ascii?Q?LQXQzNk0BOi+QJy1I/2jYsbGgdH4rW/xlyYrKVE7ucvCjzU7PVKUpc48SZqM?= =?us-ascii?Q?0X0CC+NRkQPWLinorPXRIz2z09U86YDw/hA4p7SflUtuso50Le5jtxbbQoLh?= =?us-ascii?Q?6MJnCAZIUugMXLHbBVgLxZrWGum8n8H3FRBZ8HFHIvM8ADKbMOSQ/wKrcPvS?= =?us-ascii?Q?w/Q6KF87pHAm8UnOjkFIHGsd1dmwSVphDrxKPKvQn2o6boLguPbEAh5u8/dt?= =?us-ascii?Q?iAxN7qwGEYABC5Pjsen9Jfk5S0neuxmm0eWWgLz+IK4U+QjRadnbcIetzXgO?= =?us-ascii?Q?VxMDPk5kq0407s4NlC0UYuSDoypU8SvhJVpDWMpVTxegTkKtE0HSvDX5SD6n?= =?us-ascii?Q?SPnLfzeJhMjkQfVdyTHxn280lmFSwP6r/ZQVolBeP2OuLGsMAyw/UDxFVyAA?= =?us-ascii?Q?C1qQa6HY1icpL4AiHC+m5uOE53y5a89rSFJpNFMIfTlTXaHX5+uTpwZlNloI?= =?us-ascii?Q?emWu13E6jlyywamCs0fo9ZM/7PIcLcNf6Rqzpmm2A+eO46zT1ilmuBnFHXuU?= =?us-ascii?Q?r/WgtriJ8+pa18K0Piye8QB5ENT22ftRt8sty4rCe/oCTglmp4er01TOSY8S?= =?us-ascii?Q?eNFdOse5267pp/1Zsa2TBhkjFWIP10KZGimA0UMlVrrMNN5dLzCbckOIwXht?= =?us-ascii?Q?Agns01Cn7p5TJgEns42a3z6ElDXHNfNAwXNt0azNvpWU7+IckPGB79mji37b?= =?us-ascii?Q?MgyM++EsPkR8qpU9yavbGwAOPMB9xj81mFMLgzXvTyQgOEPqAJXbZe3T1S5+?= =?us-ascii?Q?uT/OyRHFkOR8cDsCKH00n3YqPIa6/QgtsPwzMddZHWPe1kwFPKGNwEEek1qv?= =?us-ascii?Q?A0HUk9JesuJq5+qLVXqvwI2zphnoDNdePS7wJQugon5aEbsz2VqhuNaN/4DV?= =?us-ascii?Q?Xn8YhdD54pU41fNeR9Hg4ws2BAR4MAf9Zx/TAgia0V2gqlJ5hJjYyWtR1nl7?= =?us-ascii?Q?mxOP+gv6l5UKxyE62KrPBj7sdS/8riNRVGmNVYRGit3R6DgZYKJBPwoKk8lh?= =?us-ascii?Q?XvIUFeYvV889c7wP0gvamyrMfkIVuPYuRl18jEhEXFdd/smwJ2G88ypFDdXl?= =?us-ascii?Q?Sm7qvVVkPheNPk9hgFmg7rM6UhjZcvHqMgWpNpvlY4Jdt7CQrucRfY2ZcRhq?= =?us-ascii?Q?OrNWy0JD5STPuAWGAIVA6zmY0oZ4qy3pMlaf70YLG+GBooOaPrQgpVCU5idr?= =?us-ascii?Q?BvpGToKnlO/QjA6xhgyiJ+WBaJ0G1MQsZ5WtpF5KRrXOzvV/jn2YAN0ZLa/h?= =?us-ascii?Q?i7VZLPkKViHJtXZh4S5pmHtuMBTGKra19ZJuEloCq6Gu6JUPNicyKoKmVBZD?= =?us-ascii?Q?xKab0uYa0BEk+rCyDVBnPZjKYOg7ip4P3nZOjYXppEGn+66otQ8u4hDXurGy?= =?us-ascii?Q?aXlz04oOot0DrMQbTjMQEXKEWzfF1elGIinb/RTIJCOQ4USahVhj6kvROdFr?= =?us-ascii?Q?nwa0EEPCfFsmbcL7HOYnfAa4De2F0E7V2nxEy4+OOSzTozpj291HDAxkH?= X-Microsoft-Exchange-Diagnostics: 1;SN1PR0301MB2016;6:PADrsNj5TP4U7un42tEvlO/yeCmbz6vgZl8F4XCgTdJeaqGbtRcTfIFFqzWYFaPYeg8p5nLeONUvZ0OhzqwFhcjMLv83dXa6wjgVYHs1HV1rQl8/HIERAhUTPOl2CbaoxpG5DRjxUGyJjZRmywswRrql4h8zc72HHtNmPdglF4E/MQ8jEgVQXuH4c8kaZC/Z3HUwm9xz9Fx5TF/w2aDYdVilLGv0rzuC94O8wv4asAjgp78hq9Op3j7pbIJrvtrw6Val0rUGqUhzTrCUtV8EGBy6/oTVNZYLmiVgGEuKrNY=;5:YGDS+0i7gaj+uD5V+4Yoc+sqayPRdqGTczonshZBPMwlqp7JUvGth3nqKH2cbXEQ5tSqEPYTfyOUL3wdcYfYCcc8zY4rQtkukhGEV2w3b4qN7wLv1f6G0msRqu5/KmTRUmKV/qAgmw+c53ImLciN3r8Mse6chRKbgSnqAeI1OZs=;24:5Qm2Ehnsljalutc/f2iQMxQVBZ2NU8XtNeZnBwxED5Fuynr5KhuRRFdeLNs13tjXXXvEf8b8btaxS1xJgz0gXY1bdX/u+butj51j8kYbYtk=;7:aqAbuqbm1foPRJxz7vWUogpb191GD5OvlSKkFOIC0/Io4DLUntI0meq0S/pOWNHcB0q/8kTUalit3y807qvWyFtj5sdhQvwvtr9bE7SlDuzxYi3lgyyrVGzGH4ynreAqMbHA5xL74H7yecbDtly19ogIFrL+/b2ZWs7LSdq2ay2UPHhgoARvn0LEr8c3Vv/XO5DiWz9gdbQUH4EP434RTiSlEHFlaTE5x7Uq7RuMeSHOtSeZd/HqcCU6yTRV2m7U SpamDiagnosticOutput: 1:99 SpamDiagnosticMetadata: NSPM X-MS-Exchange-CrossTenant-OriginalArrivalTime: 05 Sep 2016 10:15:18.3453 (UTC) X-MS-Exchange-CrossTenant-Id: 5afe0b00-7697-4969-b663-5eab37d5f47e X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=5afe0b00-7697-4969-b663-5eab37d5f47e;Ip=[192.88.168.50];Helo=[tx30smr01.am.freescale.net] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: SN1PR0301MB2016 Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Mingkai Hu LS1046A is an SoC with 4 ARMv8 A72 cores and most other IP blocks are similar to LS1043A which also complies to Freescale Chassis 2.1 spec. Created LS1046A SoC DTSI file to be included by board level DTS files. Signed-off-by: Horia Geant? Signed-off-by: Mihai Bantea Signed-off-by: Chenhui Zhao Signed-off-by: Gong Qianyu Signed-off-by: Minghuan Lian Signed-off-by: Hou Zhiqiang Signed-off-by: Mingkai Hu Signed-off-by: Shaohui Xie --- Changes in V2: 1. addressed Arnd's comments. removed memory size property. refined devices' names. removed PCIe and MSI nodes. 2. updated interrupt properties with readable defines. 3. removed clock-names property from I2C and watchdog nodes. 4. added crypto nodes. binding of crypto nodes available at: http://patchwork.ozlabs.org/patch/663184/ 5. added CPU idle-states node. 6. added ddr controller node. arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi | 511 +++++++++++++++++++++++++ 1 file changed, 511 insertions(+) create mode 100644 arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi diff --git a/arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi b/arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi new file mode 100644 index 0000000..9697332 --- /dev/null +++ b/arch/arm64/boot/dts/freescale/fsl-ls1046a.dtsi @@ -0,0 +1,511 @@ +/* + * Device Tree Include file for Freescale Layerscape-1046A family SoC. + * + * Copyright 2016, Freescale Semiconductor, Inc. + * + * Mingkai Hu + * + * This file is dual-licensed: you can use it either under the terms + * of the GPLv2 or the X11 license, at your option. Note that this dual + * licensing only applies to this file, and not this project as a + * whole. + * + * a) This library is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of the + * License, or (at your option) any later version. + * + * This library is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + * + * Or, alternatively, + * + * b) Permission is hereby granted, free of charge, to any person + * obtaining a copy of this software and associated documentation + * files (the "Software"), to deal in the Software without + * restriction, including without limitation the rights to use, + * copy, modify, merge, publish, distribute, sublicense, and/or + * sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following + * conditions: + * + * The above copyright notice and this permission notice shall be + * included in all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES + * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND + * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT + * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, + * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + */ + +#include + +/ { + compatible = "fsl,ls1046a"; + interrupt-parent = <&gic>; + #address-cells = <2>; + #size-cells = <2>; + + aliases { + crypto = &crypto; + }; + + cpus { + #address-cells = <1>; + #size-cells = <0>; + + cpu0: cpu@0 { + device_type = "cpu"; + compatible = "arm,cortex-a72"; + reg = <0x0>; + clocks = <&clockgen 1 0>; + next-level-cache = <&l2>; + cpu-idle-states = <&CPU_PH20>; + }; + + cpu1: cpu@1 { + device_type = "cpu"; + compatible = "arm,cortex-a72"; + reg = <0x1>; + clocks = <&clockgen 1 0>; + next-level-cache = <&l2>; + cpu-idle-states = <&CPU_PH20>; + }; + + cpu2: cpu@2 { + device_type = "cpu"; + compatible = "arm,cortex-a72"; + reg = <0x2>; + clocks = <&clockgen 1 0>; + next-level-cache = <&l2>; + cpu-idle-states = <&CPU_PH20>; + }; + + cpu3: cpu@3 { + device_type = "cpu"; + compatible = "arm,cortex-a72"; + reg = <0x3>; + clocks = <&clockgen 1 0>; + next-level-cache = <&l2>; + cpu-idle-states = <&CPU_PH20>; + }; + + l2: l2-cache { + compatible = "cache"; + }; + }; + + idle-states { + entry-method = "arm,psci"; + + CPU_PH20: cpu-ph20 { + compatible = "arm,idle-state"; + idle-state-name = "PH20"; + arm,psci-suspend-param = <0x00010000>; + entry-latency-us = <1000>; + exit-latency-us = <1000>; + min-residency-us = <3000>; + }; + }; + + memory@80000000 { + device_type = "memory"; + }; + + sysclk: sysclk { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <100000000>; + clock-output-names = "sysclk"; + }; + + reboot { + compatible ="syscon-reboot"; + regmap = <&dcfg>; + offset = <0xb0>; + mask = <0x02>; + }; + + timer { + compatible = "arm,armv8-timer"; + interrupts = , + , + , + ; + }; + + pmu { + compatible = "arm,armv8-pmuv3"; + interrupts = , + , + , + ; + interrupt-affinity = <&cpu0>, + <&cpu1>, + <&cpu2>, + <&cpu3>; + }; + + gic: interrupt-controller@1400000 { + compatible = "arm,gic-400"; + #interrupt-cells = <3>; + interrupt-controller; + reg = <0x0 0x1410000 0 0x10000>, /* GICD */ + <0x0 0x1420000 0 0x20000>, /* GICC */ + <0x0 0x1440000 0 0x20000>, /* GICH */ + <0x0 0x1460000 0 0x20000>; /* GICV */ + interrupts = <1 9 0xf08>; + }; + + soc { + compatible = "simple-bus"; + #address-cells = <2>; + #size-cells = <2>; + ranges; + + clockgen: clocking@1ee1000 { + compatible = "fsl,ls1046a-clockgen"; + reg = <0x0 0x1ee1000 0x0 0x1000>; + #clock-cells = <2>; + clocks = <&sysclk>; + }; + + scfg: scfg@1570000 { + compatible = "fsl,ls1046a-scfg", "syscon"; + reg = <0x0 0x1570000 0x0 0x10000>; + big-endian; + }; + + dcfg: dcfg@1ee0000 { + compatible = "fsl,ls1046a-dcfg", "syscon"; + reg = <0x0 0x1ee0000 0x0 0x10000>; + big-endian; + }; + + rcpm: rcpm@1ee2000 { + compatible = "fsl,ls1046a-rcpm", "fsl,qoriq-rcpm-2.1"; + reg = <0x0 0x1ee2000 0x0 0x10000>; + }; + + ifc: ifc@1530000 { + compatible = "fsl,ifc", "simple-bus"; + reg = <0x0 0x1530000 0x0 0x10000>; + interrupts = ; + }; + + esdhc: esdhc@1560000 { + compatible = "fsl,esdhc"; + reg = <0x0 0x1560000 0x0 0x10000>; + interrupts = ; + clock-frequency = <0>; + voltage-ranges = <1800 1800 3300 3300>; + sdhci,auto-cmd12; + big-endian; + bus-width = <4>; + }; + + ddr: memory-controller@1080000 { + compatible = "fsl,qoriq-memory-controller"; + reg = <0x0 0x1080000 0x0 0x1000>; + interrupts = ; + big-endian; + }; + + crypto: crypto@1700000 { + compatible = "fsl,sec-v5.4", "fsl,sec-v5.0", + "fsl,sec-v4.0"; + fsl,sec-era = <8>; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0x0 0x00 0x1700000 0x100000>; + reg = <0x00 0x1700000 0x0 0x100000>; + interrupts = ; + + sec_jr0: jr@10000 { + compatible = "fsl,sec-v5.4-job-ring", + "fsl,sec-v5.0-job-ring", + "fsl,sec-v4.0-job-ring"; + reg = <0x10000 0x10000>; + interrupts = ; + }; + + sec_jr1: jr@20000 { + compatible = "fsl,sec-v5.4-job-ring", + "fsl,sec-v5.0-job-ring", + "fsl,sec-v4.0-job-ring"; + reg = <0x20000 0x10000>; + interrupts = ; + }; + + sec_jr2: jr@30000 { + compatible = "fsl,sec-v5.4-job-ring", + "fsl,sec-v5.0-job-ring", + "fsl,sec-v4.0-job-ring"; + reg = <0x30000 0x10000>; + interrupts = ; + }; + + sec_jr3: jr@40000 { + compatible = "fsl,sec-v5.4-job-ring", + "fsl,sec-v5.0-job-ring", + "fsl,sec-v4.0-job-ring"; + reg = <0x40000 0x10000>; + interrupts = ; + }; + }; + + dspi: dspi@2100000 { + compatible = "fsl,ls1021a-v1.0-dspi"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x0 0x2100000 0x0 0x10000>; + interrupts = ; + clock-names = "dspi"; + clocks = <&clockgen 4 1>; + spi-num-chipselects = <5>; + big-endian; + status = "disabled"; + }; + + qspi: quadspi@1550000 { + compatible = "fsl,ls1021a-qspi"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x0 0x1550000 0x0 0x10000>, + <0x0 0x40000000 0x0 0x10000000>; + reg-names = "QuadSPI", "QuadSPI-memory"; + interrupts = ; + clock-names = "qspi_en", "qspi"; + clocks = <&clockgen 4 1>, <&clockgen 4 1>; + big-endian; + fsl,qspi-has-second-chip; + status = "disabled"; + }; + + i2c0: i2c@2180000 { + compatible = "fsl,vf610-i2c"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x0 0x2180000 0x0 0x10000>; + interrupts = ; + clocks = <&clockgen 4 1>; + dmas = <&edma0 1 39>, + <&edma0 1 38>; + dma-names = "tx", "rx"; + status = "disabled"; + }; + + i2c1: i2c@2190000 { + compatible = "fsl,vf610-i2c"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x0 0x2190000 0x0 0x10000>; + interrupts = ; + clocks = <&clockgen 4 1>; + status = "disabled"; + }; + + i2c2: i2c@21a0000 { + compatible = "fsl,vf610-i2c"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x0 0x21a0000 0x0 0x10000>; + interrupts = ; + clocks = <&clockgen 4 1>; + status = "disabled"; + }; + + i2c3: i2c@21b0000 { + compatible = "fsl,vf610-i2c"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x0 0x21b0000 0x0 0x10000>; + interrupts = ; + clocks = <&clockgen 4 1>; + status = "disabled"; + }; + + duart0: serial@21c0500 { + compatible = "fsl,ns16550", "ns16550a"; + reg = <0x00 0x21c0500 0x0 0x100>; + interrupts = ; + clocks = <&clockgen 4 1>; + }; + + duart1: serial@21c0600 { + compatible = "fsl,ns16550", "ns16550a"; + reg = <0x00 0x21c0600 0x0 0x100>; + interrupts = ; + clocks = <&clockgen 4 1>; + }; + + duart2: serial@21d0500 { + compatible = "fsl,ns16550", "ns16550a"; + reg = <0x0 0x21d0500 0x0 0x100>; + interrupts = ; + clocks = <&clockgen 4 1>; + }; + + duart3: serial@21d0600 { + compatible = "fsl,ns16550", "ns16550a"; + reg = <0x0 0x21d0600 0x0 0x100>; + interrupts = ; + clocks = <&clockgen 4 1>; + }; + + gpio0: gpio@2300000 { + compatible = "fsl,qoriq-gpio"; + reg = <0x0 0x2300000 0x0 0x10000>; + interrupts = ; + gpio-controller; + #gpio-cells = <2>; + interrupt-controller; + #interrupt-cells = <2>; + }; + + gpio1: gpio@2310000 { + compatible = "fsl,qoriq-gpio"; + reg = <0x0 0x2310000 0x0 0x10000>; + interrupts = ; + gpio-controller; + #gpio-cells = <2>; + interrupt-controller; + #interrupt-cells = <2>; + }; + + gpio2: gpio@2320000 { + compatible = "fsl,qoriq-gpio"; + reg = <0x0 0x2320000 0x0 0x10000>; + interrupts = ; + gpio-controller; + #gpio-cells = <2>; + interrupt-controller; + #interrupt-cells = <2>; + }; + + gpio3: gpio@2330000 { + compatible = "fsl,qoriq-gpio"; + reg = <0x0 0x2330000 0x0 0x10000>; + interrupts = ; + gpio-controller; + #gpio-cells = <2>; + interrupt-controller; + #interrupt-cells = <2>; + }; + + lpuart0: serial@2950000 { + compatible = "fsl,ls1021a-lpuart"; + reg = <0x0 0x2950000 0x0 0x1000>; + interrupts = ; + clocks = <&clockgen 4 0>; + clock-names = "ipg"; + status = "disabled"; + }; + + lpuart1: serial@2960000 { + compatible = "fsl,ls1021a-lpuart"; + reg = <0x0 0x2960000 0x0 0x1000>; + interrupts = ; + clocks = <&clockgen 4 1>; + clock-names = "ipg"; + status = "disabled"; + }; + + lpuart2: serial@2970000 { + compatible = "fsl,ls1021a-lpuart"; + reg = <0x0 0x2970000 0x0 0x1000>; + interrupts = ; + clocks = <&clockgen 4 1>; + clock-names = "ipg"; + status = "disabled"; + }; + + lpuart3: serial@2980000 { + compatible = "fsl,ls1021a-lpuart"; + reg = <0x0 0x2980000 0x0 0x1000>; + interrupts = ; + clocks = <&clockgen 4 1>; + clock-names = "ipg"; + status = "disabled"; + }; + + lpuart4: serial@2990000 { + compatible = "fsl,ls1021a-lpuart"; + reg = <0x0 0x2990000 0x0 0x1000>; + interrupts = ; + clocks = <&clockgen 4 1>; + clock-names = "ipg"; + status = "disabled"; + }; + + lpuart5: serial@29a0000 { + compatible = "fsl,ls1021a-lpuart"; + reg = <0x0 0x29a0000 0x0 0x1000>; + interrupts = ; + clocks = <&clockgen 4 1>; + clock-names = "ipg"; + status = "disabled"; + }; + + wdog0: watchdog@2ad0000 { + compatible = "fsl,imx21-wdt"; + reg = <0x0 0x2ad0000 0x0 0x10000>; + interrupts = ; + clocks = <&clockgen 4 1>; + big-endian; + }; + + edma0: edma@2c00000 { + #dma-cells = <2>; + compatible = "fsl,vf610-edma"; + reg = <0x0 0x2c00000 0x0 0x10000>, + <0x0 0x2c10000 0x0 0x10000>, + <0x0 0x2c20000 0x0 0x10000>; + interrupts = , + ; + interrupt-names = "edma-tx", "edma-err"; + dma-channels = <32>; + big-endian; + clock-names = "dmamux0", "dmamux1"; + clocks = <&clockgen 4 1>, + <&clockgen 4 1>; + }; + + usb0: usb@2f00000 { + compatible = "snps,dwc3"; + reg = <0x0 0x2f00000 0x0 0x10000>; + interrupts = ; + dr_mode = "host"; + snps,quirk-frame-length-adjustment = <0x20>; + }; + + usb1: usb@3000000 { + compatible = "snps,dwc3"; + reg = <0x0 0x3000000 0x0 0x10000>; + interrupts = ; + dr_mode = "host"; + snps,quirk-frame-length-adjustment = <0x20>; + }; + + usb2: usb@3100000 { + compatible = "snps,dwc3"; + reg = <0x0 0x3100000 0x0 0x10000>; + interrupts = ; + dr_mode = "host"; + snps,quirk-frame-length-adjustment = <0x20>; + }; + + sata: sata@3200000 { + compatible = "fsl,ls1046a-ahci"; + reg = <0x0 0x3200000 0x0 0x10000>; + interrupts = ; + clocks = <&clockgen 4 1>; + }; + }; +}; -- 2.1.0.27.g96db324