On Sat, 21 Jan 2012 02:08:33 -0800 Yinghai Lu wrote: > Some BIOS enable both pref for MEM0 and MEM1. > > but we assume MEM1 is non-pref... > > Signed-off-by: Yinghai Lu > --- > drivers/pci/setup-bus.c | 8 ++++++++ > 1 files changed, 8 insertions(+), 0 deletions(-) > > diff --git a/drivers/pci/setup-bus.c b/drivers/pci/setup-bus.c > index 090217a..d5897c3 100644 > --- a/drivers/pci/setup-bus.c > +++ b/drivers/pci/setup-bus.c > @@ -914,6 +914,14 @@ static void pci_bus_size_cardbus(struct pci_bus *bus, > if (realloc_head) > add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 0 /* dont care */); > > + /* MEM1 must not be pref mmio */ > + pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); > + if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { > + ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; > + pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); > + pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); > + } > + > /* > * Check whether prefetchable memory is supported > * by this bridge. Is there an actual bug report for this one where prefetchable regions are causing trouble? I can see that they would I just wonder if this bug is hidden by some other... -- Jesse Barnes, Intel Open Source Technology Center