From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754006AbcLIAZ4 (ORCPT ); Thu, 8 Dec 2016 19:25:56 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:54198 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753869AbcLIAZt (ORCPT ); Thu, 8 Dec 2016 19:25:49 -0500 DMARC-Filter: OpenDMARC Filter v1.3.1 smtp.codeaurora.org 5273D612CA Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=pass smtp.mailfrom=sboyd@codeaurora.org Date: Thu, 8 Dec 2016 16:25:23 -0800 From: Stephen Boyd To: Irina Tirdea Cc: linux-clk@vger.kernel.org, x86@kernel.org, platform-driver-x86@vger.kernel.org, Darren Hart , Thomas Gleixner , Michael Turquette , Ingo Molnar , "H. Peter Anvin" , alsa-devel@alsa-project.org, Mark Brown , Takashi Iwai , Pierre-Louis Bossart , "Rafael J. Wysocki" , Len Brown , linux-acpi@vger.kernel.org, linux-kernel@vger.kernel.org, Pierre-Louis Bossart Subject: Re: [PATCH v5 2/2] clk: x86: Add Atom PMC platform clocks Message-ID: <20161209002523.GC5423@codeaurora.org> References: <1481125406-29097-1-git-send-email-irina.tirdea@intel.com> <1481125406-29097-3-git-send-email-irina.tirdea@intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1481125406-29097-3-git-send-email-irina.tirdea@intel.com> User-Agent: Mutt/1.5.21 (2010-09-15) Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 12/07, Irina Tirdea wrote: > The BayTrail and CherryTrail platforms provide platform clocks > through their Power Management Controller (PMC). > > The SoC supports up to 6 clocks (PMC_PLT_CLK[5:0]) with a > frequency of either 19.2 MHz (PLL) or 25 MHz (XTAL) for BayTrail > an a frequency of 19.2 MHz (XTAL) for CherryTrail. These clocks > are available for general system use, where appropriate, and each > have Control & Frequency register fields associated with them. > > For example, the usage for platform clocks suggested in the datasheet > is the following: > PLT_CLK[2:0] - Camera > PLT_CLK[3] - Audio Codec > PLT_CLK[4] - > PLT_CLK[5] - COMMs > > Signed-off-by: Irina Tirdea > Signed-off-by: Pierre-Louis Bossart > --- > drivers/clk/x86/Makefile | 1 + > drivers/clk/x86/clk-byt-plt.c | 380 ++++++++++++++++++++++++++ Is it possible to split the clk part from the platform part? I'd like to merge just the clk part if possible into the clk tree. -- Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, a Linux Foundation Collaborative Project