From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-8.3 required=3.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH,MAILING_LIST_MULTI, SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 98C31C432C3 for ; Fri, 15 Nov 2019 15:20:30 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id 4B18220733 for ; Fri, 15 Nov 2019 15:20:30 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="MivOTymC" Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727647AbfKOPU3 (ORCPT ); Fri, 15 Nov 2019 10:20:29 -0500 Received: from mail-lj1-f194.google.com ([209.85.208.194]:35683 "EHLO mail-lj1-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727412AbfKOPU2 (ORCPT ); Fri, 15 Nov 2019 10:20:28 -0500 Received: by mail-lj1-f194.google.com with SMTP id r7so11102690ljg.2 for ; Fri, 15 Nov 2019 07:20:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=date:from:to:cc:subject:message-id:mail-followup-to:references :mime-version:content-disposition:in-reply-to:user-agent; bh=N3r/7oM8+t/wcvDd+RjUblPPVGfgSj0/E/7/8zdPya4=; b=MivOTymCnCA4HIuuLO3/aORTbDCWTyty7AdOl9BaZoz8mjRRjDqiqA+qqTml+Rl0Y8 XM07D9PZK0KSA5pibLWoSMxfrcthNVFLv6nXEcihAAt4Gnx+qzVo+rRkoq/hlZv8ULOh GmJDf/IlEfH2DTxSl3otjIfu/6t8jyNgPmwDFAU/OQAghsExJVr6RBKe/HWaHZsxAINT p3xHtu+iOLgccf9OJOXa8JYCLpVEf2agjNKBfUcMWypUge6QSW0xEF0Ovvht5EHDxMLQ C/UW7OzHKgGGrdFzVcBdK5KEF7jMThQtruL9Lr0MI8EUh9UJMRkT0CfhYeXQVrF/wGqj CC4w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id :mail-followup-to:references:mime-version:content-disposition :in-reply-to:user-agent; bh=N3r/7oM8+t/wcvDd+RjUblPPVGfgSj0/E/7/8zdPya4=; b=hU3Mr/PdNsiBu3guKc6rbxrS1Xzo+4IOr3RvGI8WCwjiccMOSOrZ744F1vXywfxl9d oiNSvM4w5+QgRe913WHl8WkEtOnwGrOnO2hHK9IQh+i0KmXSvWysV8WYf1RrpmUYaWz4 VQjCghhzyrrhFv4rQaeghIg6mODTY0awLabjdmKJoB5HMCxezBW/MP4/X5vaMv/DVTMw 2Hr0saiPRLaMlds/JEB+fPHuRFbFneRSA3KrnLLNv5Fs9XMyp1ov00PqCaDzPYh2dKgs +T5iObQAh/Etp7xrXw6jmIQntjlqLSlU4G4icWhNGbYHqJd4kH9WPPeH7fzt9+0OXIBY A0ag== X-Gm-Message-State: APjAAAW+UXHc7uHIN1tG8dxO3v/MpcKt/K2moI2PyXxicXghbVP1b5Cx ZSf4OBORtk5tNXmN9CZ+yn7UeA== X-Google-Smtp-Source: APXvYqzlgco/gD5Zc5HEZn2i1XmY1wYuJG2sEw3IOMPBW2kMPu52LYL3cL2to3AL+Qz68Q5hybVDVw== X-Received: by 2002:a2e:994f:: with SMTP id r15mr11802128ljj.18.1573831225578; Fri, 15 Nov 2019 07:20:25 -0800 (PST) Received: from khorivan (57-201-94-178.pool.ukrtel.net. [178.94.201.57]) by smtp.gmail.com with ESMTPSA id a18sm4071062ljp.33.2019.11.15.07.20.24 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 15 Nov 2019 07:20:24 -0800 (PST) Date: Fri, 15 Nov 2019 17:20:22 +0200 From: Ivan Khoronzhuk To: Po Liu Cc: Claudiu Manoil , "davem@davemloft.net" , "linux-kernel@vger.kernel.org" , "netdev@vger.kernel.org" , "vinicius.gomes@intel.com" , Vladimir Oltean , Alexandru Marginean , Xiaoliang Yang , Roy Zang , Mingkai Hu , Jerry Huang , Leo Li Subject: Re: [v4,net-next, 1/2] enetc: Configure the Time-Aware Scheduler via tc-taprio offload Message-ID: <20191115152019.GB2261@khorivan> Mail-Followup-To: Po Liu , Claudiu Manoil , "davem@davemloft.net" , "linux-kernel@vger.kernel.org" , "netdev@vger.kernel.org" , "vinicius.gomes@intel.com" , Vladimir Oltean , Alexandru Marginean , Xiaoliang Yang , Roy Zang , Mingkai Hu , Jerry Huang , Leo Li References: <20191114045833.18064-2-Po.Liu@nxp.com> <20191115031846.4871-1-Po.Liu@nxp.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii; format=flowed Content-Disposition: inline In-Reply-To: <20191115031846.4871-1-Po.Liu@nxp.com> User-Agent: Mutt/1.10.1 (2018-07-13) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Nov 15, 2019 at 03:33:33AM +0000, Po Liu wrote: >ENETC supports in hardware for time-based egress shaping according >to IEEE 802.1Qbv. This patch implement the Qbv enablement by the >hardware offload method qdisc tc-taprio method. >Also update cbdr writeback to up level since control bd ring may >writeback data to control bd ring. > >Signed-off-by: Po Liu >Signed-off-by: Vladimir Oltean >Signed-off-by: Claudiu Manoil >--- >changes: >v2: >- introduce a local define CONFIG_FSL_ENETC_QOS to fix the various > configurations will result in link errors. > Since the CONFIG_NET_SCH_TAPRIO depends on many Qos configs. Not > to use it directly in driver. Add it to CONFIG_FSL_ENETC_QOS depends > on list, so only CONFIG_NET_SCH_TAPRIO enabled, user can enable this > tsn feature, or else, return not support. >v3: >- fix the compiling vf module failure issue: > ERROR: "enetc_sched_speed_set" [drivers/net/ethernet/freescale/enetc/fsl-enetc-vf.ko] undefined! > ERROR: "enetc_setup_tc_taprio" [drivers/net/ethernet/freescale/enetc/fsl-enetc-vf.ko] undefined! >- remove defines not used in this patch >- fix hardware endian issue >- make the qbv set code more rubust with some error condition may occur. >v4: >- delete hardware qbv disable before enable it >- fix when enetc_setup_taprio() return error condition, restore priority >set. > > drivers/net/ethernet/freescale/enetc/Kconfig | 10 ++ > drivers/net/ethernet/freescale/enetc/Makefile | 2 + > drivers/net/ethernet/freescale/enetc/enetc.c | 19 ++- > drivers/net/ethernet/freescale/enetc/enetc.h | 7 + > .../net/ethernet/freescale/enetc/enetc_cbdr.c | 5 +- > .../net/ethernet/freescale/enetc/enetc_hw.h | 84 +++++++++-- > .../net/ethernet/freescale/enetc/enetc_qos.c | 138 ++++++++++++++++++ > 7 files changed, 243 insertions(+), 22 deletions(-) > create mode 100644 drivers/net/ethernet/freescale/enetc/enetc_qos.c > >diff --git a/drivers/net/ethernet/freescale/enetc/Kconfig b/drivers/net/ethernet/freescale/enetc/Kconfig >index c219587bd334..491659fe3e35 100644 >--- a/drivers/net/ethernet/freescale/enetc/Kconfig >+++ b/drivers/net/ethernet/freescale/enetc/Kconfig >@@ -50,3 +50,13 @@ config FSL_ENETC_HW_TIMESTAMPING > allocation has not been supported and it is too expensive to use > extended RX BDs if timestamping is not used, this option enables > extended RX BDs in order to support hardware timestamping. >+ >+config FSL_ENETC_QOS >+ bool "ENETC hardware Time-sensitive Network support" >+ depends on (FSL_ENETC || FSL_ENETC_VF) && NET_SCH_TAPRIO >+ help >+ There are Time-Sensitive Network(TSN) capabilities(802.1Qbv/802.1Qci >+ /802.1Qbu etc.) supported by ENETC. These TSN capabilities can be set >+ enable/disable from user space via Qos commands(tc). In the kernel >+ side, it can be loaded by Qos driver. Currently, it is only support >+ taprio(802.1Qbv). >diff --git a/drivers/net/ethernet/freescale/enetc/Makefile b/drivers/net/ethernet/freescale/enetc/Makefile >index d200c27c3bf6..d0db33e5b6b7 100644 >--- a/drivers/net/ethernet/freescale/enetc/Makefile >+++ b/drivers/net/ethernet/freescale/enetc/Makefile >@@ -5,9 +5,11 @@ common-objs := enetc.o enetc_cbdr.o enetc_ethtool.o > obj-$(CONFIG_FSL_ENETC) += fsl-enetc.o > fsl-enetc-y := enetc_pf.o enetc_mdio.o $(common-objs) > fsl-enetc-$(CONFIG_PCI_IOV) += enetc_msg.o >+fsl-enetc-$(CONFIG_FSL_ENETC_QOS) += enetc_qos.o > > obj-$(CONFIG_FSL_ENETC_VF) += fsl-enetc-vf.o > fsl-enetc-vf-y := enetc_vf.o $(common-objs) >+fsl-enetc-vf-$(CONFIG_FSL_ENETC_QOS) += enetc_qos.o > > obj-$(CONFIG_FSL_ENETC_MDIO) += fsl-enetc-mdio.o > fsl-enetc-mdio-y := enetc_pci_mdio.o enetc_mdio.o >diff --git a/drivers/net/ethernet/freescale/enetc/enetc.c b/drivers/net/ethernet/freescale/enetc/enetc.c >index 3e8f9819f08c..d58dbc2c4270 100644 >--- a/drivers/net/ethernet/freescale/enetc/enetc.c >+++ b/drivers/net/ethernet/freescale/enetc/enetc.c >@@ -1427,8 +1427,7 @@ int enetc_close(struct net_device *ndev) > return 0; > } > >-int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, >- void *type_data) >+int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) > { > struct enetc_ndev_priv *priv = netdev_priv(ndev); > struct tc_mqprio_qopt *mqprio = type_data; >@@ -1436,9 +1435,6 @@ int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, > u8 num_tc; > int i; > >- if (type != TC_SETUP_QDISC_MQPRIO) >- return -EOPNOTSUPP; >- > mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; > num_tc = mqprio->num_tc; > >@@ -1483,6 +1479,19 @@ int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, > return 0; > } > >+int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, >+ void *type_data) >+{ >+ switch (type) { >+ case TC_SETUP_QDISC_MQPRIO: >+ return enetc_setup_tc_mqprio(ndev, type_data); >+ case TC_SETUP_QDISC_TAPRIO: >+ return enetc_setup_tc_taprio(ndev, type_data); >+ default: >+ return -EOPNOTSUPP; >+ } >+} >+ > struct net_device_stats *enetc_get_stats(struct net_device *ndev) > { > struct enetc_ndev_priv *priv = netdev_priv(ndev); >diff --git a/drivers/net/ethernet/freescale/enetc/enetc.h b/drivers/net/ethernet/freescale/enetc/enetc.h >index 541b4e2073fe..8ca2f97050c8 100644 >--- a/drivers/net/ethernet/freescale/enetc/enetc.h >+++ b/drivers/net/ethernet/freescale/enetc/enetc.h >@@ -244,3 +244,10 @@ int enetc_set_fs_entry(struct enetc_si *si, struct enetc_cmd_rfse *rfse, > void enetc_set_rss_key(struct enetc_hw *hw, const u8 *bytes); > int enetc_get_rss_table(struct enetc_si *si, u32 *table, int count); > int enetc_set_rss_table(struct enetc_si *si, const u32 *table, int count); >+int enetc_send_cmd(struct enetc_si *si, struct enetc_cbd *cbd); >+ >+#ifdef CONFIG_FSL_ENETC_QOS >+int enetc_setup_tc_taprio(struct net_device *ndev, void *type_data); >+#else >+#define enetc_setup_tc_taprio(ndev, type_data) -EOPNOTSUPP >+#endif >diff --git a/drivers/net/ethernet/freescale/enetc/enetc_cbdr.c b/drivers/net/ethernet/freescale/enetc/enetc_cbdr.c >index de466b71bf8f..201cbc362e33 100644 >--- a/drivers/net/ethernet/freescale/enetc/enetc_cbdr.c >+++ b/drivers/net/ethernet/freescale/enetc/enetc_cbdr.c >@@ -32,7 +32,7 @@ static int enetc_cbd_unused(struct enetc_cbdr *r) > r->bd_count; > } > >-static int enetc_send_cmd(struct enetc_si *si, struct enetc_cbd *cbd) >+int enetc_send_cmd(struct enetc_si *si, struct enetc_cbd *cbd) > { > struct enetc_cbdr *ring = &si->cbd_ring; > int timeout = ENETC_CBDR_TIMEOUT; >@@ -66,6 +66,9 @@ static int enetc_send_cmd(struct enetc_si *si, struct enetc_cbd *cbd) > if (!timeout) > return -EBUSY; > >+ /* CBD may writeback data, feedback up level */ >+ *cbd = *dest_cbd; >+ > enetc_clean_cbdr(si); > > return 0; >diff --git a/drivers/net/ethernet/freescale/enetc/enetc_hw.h b/drivers/net/ethernet/freescale/enetc/enetc_hw.h >index 88276299f447..df6b35dc3534 100644 >--- a/drivers/net/ethernet/freescale/enetc/enetc_hw.h >+++ b/drivers/net/ethernet/freescale/enetc/enetc_hw.h >@@ -18,6 +18,7 @@ > #define ENETC_SICTR0 0x18 > #define ENETC_SICTR1 0x1c > #define ENETC_SIPCAPR0 0x20 >+#define ENETC_SIPCAPR0_QBV BIT(4) > #define ENETC_SIPCAPR0_RSS BIT(8) > #define ENETC_SIPCAPR1 0x24 > #define ENETC_SITGTGR 0x30 >@@ -440,22 +441,6 @@ union enetc_rx_bd { > #define EMETC_MAC_ADDR_FILT_RES 3 /* # of reserved entries at the beginning */ > #define ENETC_MAX_NUM_VFS 2 > >-struct enetc_cbd { >- union { >- struct { >- __le32 addr[2]; >- __le32 opt[4]; >- }; >- __le32 data[6]; >- }; >- __le16 index; >- __le16 length; >- u8 cmd; >- u8 cls; >- u8 _res; >- u8 status_flags; >-}; >- > #define ENETC_CBD_FLAGS_SF BIT(7) /* short format */ > #define ENETC_CBD_STATUS_MASK 0xf > >@@ -554,3 +539,70 @@ static inline void enetc_set_bdr_prio(struct enetc_hw *hw, int bdr_idx, > val |= ENETC_TBMR_SET_PRIO(prio); > enetc_txbdr_wr(hw, bdr_idx, ENETC_TBMR, val); > } >+ >+enum bdcr_cmd_class { >+ BDCR_CMD_UNSPEC = 0, >+ BDCR_CMD_MAC_FILTER, >+ BDCR_CMD_VLAN_FILTER, >+ BDCR_CMD_RSS, >+ BDCR_CMD_RFS, >+ BDCR_CMD_PORT_GCL, >+ BDCR_CMD_RECV_CLASSIFIER, >+ __BDCR_CMD_MAX_LEN, >+ BDCR_CMD_MAX_LEN = __BDCR_CMD_MAX_LEN - 1, >+}; >+ >+/* class 5, command 0 */ >+struct tgs_gcl_conf { >+ u8 atc; /* init gate value */ >+ u8 res[7]; >+ struct { >+ u8 res1[4]; >+ __le16 acl_len; >+ u8 res2[2]; >+ }; >+}; >+ >+/* gate control list entry */ >+struct gce { >+ __le32 period; >+ u8 gate; >+ u8 res[3]; >+}; >+ >+/* tgs_gcl_conf address point to this data space */ >+struct tgs_gcl_data { >+ __le32 btl; >+ __le32 bth; >+ __le32 ct; >+ __le32 cte; >+ struct gce entry[0]; >+}; >+ >+struct enetc_cbd { >+ union{ >+ struct { >+ __le32 addr[2]; >+ union { >+ __le32 opt[4]; >+ struct tgs_gcl_conf gcl_conf; >+ }; >+ }; /* Long format */ >+ __le32 data[6]; >+ }; >+ __le16 index; >+ __le16 length; >+ u8 cmd; >+ u8 cls; >+ u8 _res; >+ u8 status_flags; >+}; >+ >+/* port time gating control register */ >+#define ENETC_QBV_PTGCR_OFFSET 0x11a00 >+#define ENETC_QBV_TGE BIT(31) >+#define ENETC_QBV_TGPE BIT(30) >+ >+/* Port time gating capability register */ >+#define ENETC_QBV_PTGCAPR_OFFSET 0x11a08 >+#define ENETC_QBV_MAX_GCL_LEN_MASK GENMASK(15, 0) >diff --git a/drivers/net/ethernet/freescale/enetc/enetc_qos.c b/drivers/net/ethernet/freescale/enetc/enetc_qos.c >new file mode 100644 >index 000000000000..84c2ab98fae9 >--- /dev/null >+++ b/drivers/net/ethernet/freescale/enetc/enetc_qos.c >@@ -0,0 +1,138 @@ >+// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) >+/* Copyright 2019 NXP */ >+ >+#include "enetc.h" >+ >+#include >+ >+static u16 enetc_get_max_gcl_len(struct enetc_hw *hw) >+{ >+ return enetc_rd(hw, ENETC_QBV_PTGCAPR_OFFSET) >+ & ENETC_QBV_MAX_GCL_LEN_MASK; >+} >+ >+static int enetc_setup_taprio(struct net_device *ndev, >+ struct tc_taprio_qopt_offload *admin_conf) >+{ >+ struct enetc_ndev_priv *priv = netdev_priv(ndev); >+ struct enetc_cbd cbd = {.cmd = 0}; >+ struct tgs_gcl_conf *gcl_config; >+ struct tgs_gcl_data *gcl_data; >+ struct gce *gce; >+ dma_addr_t dma; >+ u16 data_size; >+ u16 gcl_len; >+ u32 tge; >+ int err; >+ int i; >+ >+ if (admin_conf->num_entries > enetc_get_max_gcl_len(&priv->si->hw)) >+ return -EINVAL; >+ gcl_len = admin_conf->num_entries; >+ >+ tge = enetc_rd(&priv->si->hw, ENETC_QBV_PTGCR_OFFSET); >+ if (!admin_conf->enable) { >+ enetc_wr(&priv->si->hw, >+ ENETC_QBV_PTGCR_OFFSET, >+ tge & (~ENETC_QBV_TGE)); >+ return 0; Answer on comment in v3, Problem not in errata - problem in w/a. If it gets to unknown state - better restart it, but not silently. I see dropped the reset in this version, you probably better know the errata w/a. but I've expected it to be reseted by asking user explicitly to do this if oper cycle is present as it's probably not what is expected, if no oper state then reset and start as it was. Now the reset is removed from configuration, even if there is no oper state. Probably it's not good. But you better know. What actually the problem to save variable like priv->qbv_enabled and use it for making appropriate decision? JFI, you can use also link on allocated configuration from taprio with API from taprio: taprio_offload_free(taprio); taprio_offload_get(taprio); preventing taprio struct from to be freed. And use taprio pointer as a boolen instead of priv->qbv_enabled. Kind of: if (priv->taprio) taprio_offload_free(priv->taprio); priv->taprio = taprio->enable ? taprio_offload_get(taprio) : NULL; So you have saved conf settings (seems like you don't need, but that's for now) and at the same time a key to read enable/disable state. >+ } >+ >+ if (admin_conf->cycle_time > U32_MAX || >+ admin_conf->cycle_time_extension > U32_MAX) >+ return -EINVAL; >+ >+ /* Configure the (administrative) gate control list using the >+ * control BD descriptor. >+ */ >+ gcl_config = &cbd.gcl_conf; >+ >+ data_size = struct_size(gcl_data, entry, gcl_len); >+ gcl_data = kzalloc(data_size, __GFP_DMA | GFP_KERNEL); >+ if (!gcl_data) >+ return -ENOMEM; >+ >+ gce = (struct gce *)(gcl_data + 1); >+ >+ /* Set all gates open as default */ >+ gcl_config->atc = 0xff; >+ gcl_config->acl_len = cpu_to_le16(gcl_len); >+ >+ if (!admin_conf->base_time) { >+ gcl_data->btl = >+ cpu_to_le32(enetc_rd(&priv->si->hw, ENETC_SICTR0)); >+ gcl_data->bth = >+ cpu_to_le32(enetc_rd(&priv->si->hw, ENETC_SICTR1)); >+ } else { >+ gcl_data->btl = >+ cpu_to_le32(lower_32_bits(admin_conf->base_time)); >+ gcl_data->bth = >+ cpu_to_le32(upper_32_bits(admin_conf->base_time)); >+ } >+ >+ gcl_data->ct = cpu_to_le32(admin_conf->cycle_time); >+ gcl_data->cte = cpu_to_le32(admin_conf->cycle_time_extension); >+ >+ for (i = 0; i < gcl_len; i++) { >+ struct tc_taprio_sched_entry *temp_entry; >+ struct gce *temp_gce = gce + i; >+ >+ temp_entry = &admin_conf->entries[i]; >+ >+ temp_gce->gate = (u8)temp_entry->gate_mask; >+ temp_gce->period = cpu_to_le32(temp_entry->interval); >+ } >+ >+ cbd.length = cpu_to_le16(data_size); >+ cbd.status_flags = 0; >+ >+ dma = dma_map_single(&priv->si->pdev->dev, gcl_data, >+ data_size, DMA_TO_DEVICE); >+ if (dma_mapping_error(&priv->si->pdev->dev, dma)) { >+ netdev_err(priv->si->ndev, "DMA mapping failed!\n"); >+ kfree(gcl_data); >+ return -ENOMEM; >+ } >+ >+ cbd.addr[0] = lower_32_bits(dma); >+ cbd.addr[1] = upper_32_bits(dma); >+ cbd.cls = BDCR_CMD_PORT_GCL; >+ cbd.status_flags = 0; >+ >+ enetc_wr(&priv->si->hw, ENETC_QBV_PTGCR_OFFSET, >+ tge | ENETC_QBV_TGE); >+ >+ err = enetc_send_cmd(priv->si, &cbd); >+ if (err) >+ enetc_wr(&priv->si->hw, >+ ENETC_QBV_PTGCR_OFFSET, >+ tge & (~ENETC_QBV_TGE)); >+ >+ dma_unmap_single(&priv->si->pdev->dev, dma, data_size, DMA_TO_DEVICE); >+ kfree(gcl_data); >+ >+ return err; >+} >+ >+int enetc_setup_tc_taprio(struct net_device *ndev, void *type_data) >+{ >+ struct tc_taprio_qopt_offload *taprio = type_data; >+ struct enetc_ndev_priv *priv = netdev_priv(ndev); >+ int err; >+ int i; >+ >+ for (i = 0; i < priv->num_tx_rings; i++) >+ enetc_set_bdr_prio(&priv->si->hw, >+ priv->tx_ring[i]->index, >+ taprio->enable ? i : 0); >+ >+ err = enetc_setup_taprio(ndev, taprio); >+ >+ if (err) >+ for (i = 0; i < priv->num_tx_rings; i++) >+ enetc_set_bdr_prio(&priv->si->hw, >+ priv->tx_ring[i]->index, >+ taprio->enable ? 0 : i); >+ >+ return err; >+} >-- >2.17.1 > -- Regards, Ivan Khoronzhuk