From: Rob Herring <robh@kernel.org>
To: Dilip Kota <eswara.kota@linux.intel.com>
Cc: p.zabel@pengutronix.de, martin.blumenstingl@googlemail.com,
devicetree@vger.kernel.org, linux-kernel@vger.kernel.org,
cheol.yong.kim@intel.com, chuanhua.lei@linux.intel.com,
qi-ming.wu@intel.com
Subject: Re: [PATCH v3 1/2] dt-bindings: reset: Add YAML schemas for the Intel Reset controller
Date: Fri, 22 Nov 2019 18:42:19 -0600 [thread overview]
Message-ID: <20191123004219.GA14198@bogus> (raw)
In-Reply-To: <0c53fd1100e357f6793f792c1de218f7de013393.1574153939.git.eswara.kota@linux.intel.com>
On Wed, Nov 20, 2019 at 02:10:23PM +0800, Dilip Kota wrote:
> Add YAML schemas for the reset controller on Intel
> Gateway SoC.
>
> Signed-off-by: Dilip Kota <eswara.kota@linux.intel.com>
> ---
> Changes on v3:
> Fix DTC warnings
> Add support to legacy xrx200 SoC
> Change file name to intel,rcu-gw.yaml
>
> .../devicetree/bindings/reset/intel,rcu-gw.yaml | 59 ++++++++++++++++++++++
> 1 file changed, 59 insertions(+)
> create mode 100644 Documentation/devicetree/bindings/reset/intel,rcu-gw.yaml
>
> diff --git a/Documentation/devicetree/bindings/reset/intel,rcu-gw.yaml b/Documentation/devicetree/bindings/reset/intel,rcu-gw.yaml
> new file mode 100644
> index 000000000000..743be2c49fb8
> --- /dev/null
> +++ b/Documentation/devicetree/bindings/reset/intel,rcu-gw.yaml
> @@ -0,0 +1,59 @@
> +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
> +%YAML 1.2
> +---
> +$id: http://devicetree.org/schemas/reset/intel,rcu-gw.yaml#
> +$schema: http://devicetree.org/meta-schemas/core.yaml#
> +
> +title: System Reset Controller on Intel Gateway SoCs
> +
> +maintainers:
> + - Dilip Kota <eswara.kota@linux.intel.com>
> +
> +properties:
> + compatible:
> + oneOf:
> + - items:
You can drop oneOf and items here.
> + - enum:
> + - intel,rcu-lgm
> + - intel,rcu-xrx200
> +
> + reg:
> + description: Reset controller registers.
maxItems: 1
> +
> + intel,global-reset:
> + $ref: /schemas/types.yaml#/definitions/uint32-array
> + description: Global reset register offset and bit offset.
maxItems: 2
> +
> + "#reset-cells":
> + minimum: 2
> + maximum: 3
> + description: |
> + First cell is reset request register offset.
> + Second cell is bit offset in reset request register.
> + Third cell is bit offset in reset status register.
> +
> +required:
> + - compatible
> + - reg
> + - intel,global-reset
> + - "#reset-cells"
> +
> +additionalProperties: false
> +
> +examples:
> + - |
> + rcu0: reset-controller@e0000000 {
> + compatible = "intel,rcu-lgm";
> + reg = <0xe0000000 0x20000>;
> + intel,global-reset = <0x10 30>;
> + #reset-cells = <2>;
> + };
> +
> + pwm: pwm@e0d00000 {
> + status = "disabled";
> + compatible = "intel,lgm-pwm";
> + reg = <0xe0d00000 0x30>;
> + clocks = <&cgu0 1>;
> + #pwm-cells = <2>;
> + resets = <&rcu0 0x30 21>;
> + };
> --
> 2.11.0
>
next prev parent reply other threads:[~2019-11-23 0:42 UTC|newest]
Thread overview: 4+ messages / expand[flat|nested] mbox.gz Atom feed top
2019-11-20 6:10 [PATCH v3 1/2] dt-bindings: reset: Add YAML schemas for the Intel Reset controller Dilip Kota
2019-11-20 6:10 ` [PATCH v3 2/2] reset: intel: Add system reset controller driver Dilip Kota
2019-11-23 0:42 ` Rob Herring [this message]
2019-11-25 6:50 ` [PATCH v3 1/2] dt-bindings: reset: Add YAML schemas for the Intel Reset controller Dilip Kota
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20191123004219.GA14198@bogus \
--to=robh@kernel.org \
--cc=cheol.yong.kim@intel.com \
--cc=chuanhua.lei@linux.intel.com \
--cc=devicetree@vger.kernel.org \
--cc=eswara.kota@linux.intel.com \
--cc=linux-kernel@vger.kernel.org \
--cc=martin.blumenstingl@googlemail.com \
--cc=p.zabel@pengutronix.de \
--cc=qi-ming.wu@intel.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).