From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-9.8 required=3.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_PATCH,MAILING_LIST_MULTI,SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED,USER_AGENT_GIT autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id B6546C352A3 for ; Tue, 11 Feb 2020 19:01:30 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id A400D2465D for ; Tue, 11 Feb 2020 19:01:30 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731496AbgBKTBR (ORCPT ); Tue, 11 Feb 2020 14:01:17 -0500 Received: from mailoutvs55.siol.net ([185.57.226.246]:37497 "EHLO mail.siol.net" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1730813AbgBKTBN (ORCPT ); Tue, 11 Feb 2020 14:01:13 -0500 Received: from localhost (localhost [127.0.0.1]) by mail.siol.net (Postfix) with ESMTP id EDFEA520674; Tue, 11 Feb 2020 20:01:09 +0100 (CET) X-Virus-Scanned: amavisd-new at psrvmta11.zcs-production.pri Received: from mail.siol.net ([127.0.0.1]) by localhost (psrvmta11.zcs-production.pri [127.0.0.1]) (amavisd-new, port 10032) with ESMTP id BhECTqe-gCir; Tue, 11 Feb 2020 20:01:09 +0100 (CET) Received: from mail.siol.net (localhost [127.0.0.1]) by mail.siol.net (Postfix) with ESMTPS id 9403252012A; Tue, 11 Feb 2020 20:01:09 +0100 (CET) Received: from localhost.localdomain (cpe-194-152-20-232.static.triera.net [194.152.20.232]) (Authenticated sender: 031275009) by mail.siol.net (Postfix) with ESMTPSA id 526AA525187; Tue, 11 Feb 2020 20:01:07 +0100 (CET) From: Jernej Skrabec To: mripard@kernel.org, wens@csie.org Cc: mturquette@baylibre.com, sboyd@kernel.org, icenowy@aosc.io, jernej.skrabec@siol.net, linux-arm-kernel@lists.infradead.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH v2 3/7] clk: sunxi-ng: sun8i-de2: H6 doesn't have rotate core Date: Tue, 11 Feb 2020 19:59:32 +0100 Message-Id: <20200211185936.245174-4-jernej.skrabec@siol.net> X-Mailer: git-send-email 2.25.0 In-Reply-To: <20200211185936.245174-1-jernej.skrabec@siol.net> References: <20200211185936.245174-1-jernej.skrabec@siol.net> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org DE3 documentation regarding presence of rotate core in H6 is a bit confusing. Register descriptions mention bits for enabling rotate core clocks and reset, but general overview doesn't list it as feature of H6 display engine, BSP kernel doesn't support it and there is no interrupt listed for it. Manual poking registers also didn't reveal presence of rotate core. Let's assume there isn't any rotate core on H6 present and remove related clocks. With that done, structures are same as those for H5, so just reuse H5 structure. Fixes: 56808da9f97f ("clk: sunxi-ng: Add support for H6 DE3 clocks") Signed-off-by: Jernej Skrabec --- drivers/clk/sunxi-ng/ccu-sun8i-de2.c | 57 +--------------------------- 1 file changed, 1 insertion(+), 56 deletions(-) diff --git a/drivers/clk/sunxi-ng/ccu-sun8i-de2.c b/drivers/clk/sunxi-ng/= ccu-sun8i-de2.c index c6220be8e205..87a30d072ae9 100644 --- a/drivers/clk/sunxi-ng/ccu-sun8i-de2.c +++ b/drivers/clk/sunxi-ng/ccu-sun8i-de2.c @@ -51,24 +51,6 @@ static SUNXI_CCU_M(mixer1_div_a83_clk, "mixer1-div", "= pll-de", 0x0c, 4, 4, static SUNXI_CCU_M(wb_div_a83_clk, "wb-div", "pll-de", 0x0c, 8, 4, CLK_SET_RATE_PARENT); =20 -static struct ccu_common *sun50i_h6_de3_clks[] =3D { - &mixer0_clk.common, - &mixer1_clk.common, - &wb_clk.common, - - &bus_mixer0_clk.common, - &bus_mixer1_clk.common, - &bus_wb_clk.common, - - &mixer0_div_clk.common, - &mixer1_div_clk.common, - &wb_div_clk.common, - - &bus_rot_clk.common, - &rot_clk.common, - &rot_div_clk.common, -}; - static struct ccu_common *sun8i_a83t_de2_clks[] =3D { &mixer0_clk.common, &mixer1_clk.common, @@ -194,26 +176,6 @@ static struct clk_hw_onecell_data sun50i_a64_de2_hw_= clks =3D { .num =3D CLK_NUMBER_WITH_ROT, }; =20 -static struct clk_hw_onecell_data sun50i_h6_de3_hw_clks =3D { - .hws =3D { - [CLK_MIXER0] =3D &mixer0_clk.common.hw, - [CLK_MIXER1] =3D &mixer1_clk.common.hw, - [CLK_WB] =3D &wb_clk.common.hw, - [CLK_ROT] =3D &rot_clk.common.hw, - - [CLK_BUS_MIXER0] =3D &bus_mixer0_clk.common.hw, - [CLK_BUS_MIXER1] =3D &bus_mixer1_clk.common.hw, - [CLK_BUS_WB] =3D &bus_wb_clk.common.hw, - [CLK_BUS_ROT] =3D &bus_rot_clk.common.hw, - - [CLK_MIXER0_DIV] =3D &mixer0_div_clk.common.hw, - [CLK_MIXER1_DIV] =3D &mixer1_div_clk.common.hw, - [CLK_WB_DIV] =3D &wb_div_clk.common.hw, - [CLK_ROT_DIV] =3D &rot_div_clk.common.hw, - }, - .num =3D CLK_NUMBER_WITH_ROT, -}; - static struct ccu_reset_map sun8i_a83t_de2_resets[] =3D { [RST_MIXER0] =3D { 0x08, BIT(0) }, /* @@ -237,13 +199,6 @@ static struct ccu_reset_map sun50i_h5_de2_resets[] =3D= { [RST_WB] =3D { 0x08, BIT(2) }, }; =20 -static struct ccu_reset_map sun50i_h6_de3_resets[] =3D { - [RST_MIXER0] =3D { 0x08, BIT(0) }, - [RST_MIXER1] =3D { 0x08, BIT(1) }, - [RST_WB] =3D { 0x08, BIT(2) }, - [RST_ROT] =3D { 0x08, BIT(3) }, -}; - static const struct sunxi_ccu_desc sun8i_a83t_de2_clk_desc =3D { .ccu_clks =3D sun8i_a83t_de2_clks, .num_ccu_clks =3D ARRAY_SIZE(sun8i_a83t_de2_clks), @@ -284,16 +239,6 @@ static const struct sunxi_ccu_desc sun50i_h5_de2_clk= _desc =3D { .num_resets =3D ARRAY_SIZE(sun50i_h5_de2_resets), }; =20 -static const struct sunxi_ccu_desc sun50i_h6_de3_clk_desc =3D { - .ccu_clks =3D sun50i_h6_de3_clks, - .num_ccu_clks =3D ARRAY_SIZE(sun50i_h6_de3_clks), - - .hw_clks =3D &sun50i_h6_de3_hw_clks, - - .resets =3D sun50i_h6_de3_resets, - .num_resets =3D ARRAY_SIZE(sun50i_h6_de3_resets), -}; - static const struct sunxi_ccu_desc sun8i_v3s_de2_clk_desc =3D { .ccu_clks =3D sun8i_v3s_de2_clks, .num_ccu_clks =3D ARRAY_SIZE(sun8i_v3s_de2_clks), @@ -406,7 +351,7 @@ static const struct of_device_id sunxi_de2_clk_ids[] = =3D { }, { .compatible =3D "allwinner,sun50i-h6-de3-clk", - .data =3D &sun50i_h6_de3_clk_desc, + .data =3D &sun50i_h5_de2_clk_desc, }, { } }; --=20 2.25.0