linux-kernel.vger.kernel.org archive mirror
 help / color / mirror / Atom feed
From: Huacai Chen <chenhc@lemote.com>
To: Jiaxun Yang <jiaxun.yang@flygoat.com>
Cc: "open list:MIPS" <linux-mips@vger.kernel.org>,
	Marc Zyngier <maz@kernel.org>,
	Thomas Gleixner <tglx@linutronix.de>,
	Jason Cooper <jason@lakedaemon.net>,
	Rob Herring <robh+dt@kernel.org>,
	LKML <linux-kernel@vger.kernel.org>,
	devicetree@vger.kernel.org
Subject: Re: [PATCH 5/6] irqchip: Add Loongson PCH MSI controller
Date: Thu, 23 Apr 2020 13:57:12 +0800	[thread overview]
Message-ID: <CAAhV-H7gdzktCCFveTb3_1tj4JAcugELj4Ry7x6s=gr_4Wfx9g@mail.gmail.com> (raw)
In-Reply-To: <20200422142428.1249684-6-jiaxun.yang@flygoat.com>

Hi, Jiaxun

On Wed, Apr 22, 2020 at 10:27 PM Jiaxun Yang <jiaxun.yang@flygoat.com> wrote:
>
> This controller appears on Loongson-7A family of PCH to transform
Please use "Loongson's LS7A family" here.

> interrupts from PCI MSI into HyperTransport vectorized interrrupts
> and send them to procrssor's HT vector controller.
>
> Signed-off-by: Jiaxun Yang <jiaxun.yang@flygoat.com>
> ---
>  drivers/irqchip/Kconfig                |  10 +
>  drivers/irqchip/Makefile               |   1 +
>  drivers/irqchip/irq-loongson-pch-msi.c | 265 +++++++++++++++++++++++++
>  3 files changed, 276 insertions(+)
>  create mode 100644 drivers/irqchip/irq-loongson-pch-msi.c
>
> diff --git a/drivers/irqchip/Kconfig b/drivers/irqchip/Kconfig
> index 4ab7a9b1a5c2..9f2935418f33 100644
> --- a/drivers/irqchip/Kconfig
> +++ b/drivers/irqchip/Kconfig
> @@ -548,4 +548,14 @@ config LOONGSON_PCH_PIC
>         help
>           Support for the Loongson PCH PIC Controller.
>
> +config LOONGSON_PCH_MSI
> +       bool "Loongson PCH PIC Controller"
> +       depends on MACH_LOONGSON64 || COMPILE_TEST
> +       depends on PCI
> +       default MACH_LOONGSON64
> +       select IRQ_DOMAIN_HIERARCHY
> +       select PCI_MSI
> +       help
> +         Support for the Loongson PCH MSI Controller.
> +
>  endmenu
> diff --git a/drivers/irqchip/Makefile b/drivers/irqchip/Makefile
> index acc72331cec8..3a4ce283189a 100644
> --- a/drivers/irqchip/Makefile
> +++ b/drivers/irqchip/Makefile
> @@ -109,3 +109,4 @@ obj-$(CONFIG_LOONGSON_LIOINTC)              += irq-loongson-liointc.o
>  obj-$(CONFIG_LOONGSON_HTPIC)           += irq-loongson-htpic.o
>  obj-$(CONFIG_LOONGSON_HTVEC)           += irq-loongson-htvec.o
>  obj-$(CONFIG_LOONGSON_PCH_PIC)         += irq-loongson-pch-pic.o
> +obj-$(CONFIG_LOONGSON_PCH_MSI)         += irq-loongson-pch-msi.o
> diff --git a/drivers/irqchip/irq-loongson-pch-msi.c b/drivers/irqchip/irq-loongson-pch-msi.c
> new file mode 100644
> index 000000000000..4bb00f2ce86a
> --- /dev/null
> +++ b/drivers/irqchip/irq-loongson-pch-msi.c
> @@ -0,0 +1,265 @@
> +// SPDX-License-Identifier: GPL-2.0
> +/*
> + *  Copyright (C) 2020, Jiaxun Yang <jiaxun.yang@flygoat.com>
> + *  Loongson PCH MSI support
> + */
> +
> +#define pr_fmt(fmt) "pch-msi: " fmt
> +
> +#include <linux/irqchip.h>
> +#include <linux/msi.h>
> +#include <linux/of.h>
> +#include <linux/of_address.h>
> +#include <linux/of_irq.h>
> +#include <linux/of_pci.h>
> +#include <linux/pci.h>
> +#include <linux/slab.h>
> +
> +struct pch_msi_data {
> +       spinlock_t msi_map_lock;
> +       phys_addr_t addr;
> +       u32 irq_first;          /* The vectoe number that MSIs start */
> +       u32 num_irqs;           /* The number of vector for MSIs */
> +       unsigned long *msi_map;
> +};
> +
> +static void pch_msi_mask_msi_irq(struct irq_data *d)
> +{
> +       pci_msi_mask_irq(d);
> +       irq_chip_mask_parent(d);
> +}
> +
> +static void pch_msi_unmask_msi_irq(struct irq_data *d)
> +{
> +       pci_msi_unmask_irq(d);
> +       irq_chip_unmask_parent(d);
> +}
> +
> +static struct irq_chip pch_msi_irq_chip = {
> +       .name                   = "PCH MSI",
> +       .irq_mask               = pch_msi_mask_msi_irq,
> +       .irq_unmask             = pch_msi_unmask_msi_irq,
> +       .irq_set_affinity       = irq_chip_set_affinity_parent,
> +};
> +
> +static int pch_msi_allocate_hwirq(struct pch_msi_data *priv, int num_req)
> +{
> +       int first;
> +
> +       spin_lock(&priv->msi_map_lock);
> +
> +       first = bitmap_find_next_zero_area(priv->msi_map, priv->num_irqs, 0,
> +                                          num_req, 0);
> +       if (first >= priv->num_irqs) {
> +               spin_unlock(&priv->msi_map_lock);
> +               return -ENOSPC;
> +       }
> +
> +       bitmap_set(priv->msi_map, first, num_req);
> +
> +       spin_unlock(&priv->msi_map_lock);
> +
> +       return priv->irq_first + first;
> +}
> +
> +static void pch_msi_free_hwirq(struct pch_msi_data *priv,
> +                               int hwirq, int num_req)
> +{
> +       int first = hwirq - priv->irq_first;
> +
> +       spin_lock(&priv->msi_map_lock);
> +
> +       bitmap_clear(priv->msi_map, first, num_req);
> +
> +       spin_unlock(&priv->msi_map_lock);
> +}
> +
> +static void pch_msi_compose_msi_msg(struct irq_data *data,
> +                                       struct msi_msg *msg)
> +{
> +       struct pch_msi_data *priv = irq_data_get_irq_chip_data(data);
> +       phys_addr_t msg_addr = priv->addr;
> +
> +       msg->address_hi = upper_32_bits(msg_addr);
> +       msg->address_lo = lower_32_bits(msg_addr);
> +       msg->data = data->hwirq;
> +}
> +
> +static struct msi_domain_info pch_msi_domain_info = {
> +       .flags          = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
> +                         MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX,
> +       .chip   = &pch_msi_irq_chip,
> +};
> +
> +static struct irq_chip middle_irq_chip = {
> +       .name                   = "PCH MSI Middle",
> +       .irq_mask               = irq_chip_mask_parent,
> +       .irq_unmask             = irq_chip_unmask_parent,
> +       .irq_set_affinity       = irq_chip_set_affinity_parent,
> +       .irq_compose_msi_msg    = pch_msi_compose_msi_msg,
> +};
> +
> +static int pch_msi_parent_domain_alloc(struct irq_domain *domain,
> +                                       unsigned int virq, int hwirq)
> +{
> +       struct irq_fwspec fwspec;
> +       int ret;
> +
> +       if (!is_of_node(domain->parent->fwnode))
> +               return -EINVAL;
> +
> +       fwspec.fwnode = domain->parent->fwnode;
> +       fwspec.param_count = 1;
> +       fwspec.param[0] = hwirq;
> +
> +       ret = irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
> +       if (ret)
> +               return ret;
> +
> +       irq_domain_set_info(domain, virq, hwirq,
> +                           &middle_irq_chip, NULL,
> +                           handle_simple_irq, NULL, NULL);
> +       irq_set_probe(virq);
> +
> +       return 0;
> +}
> +
> +static int pch_msi_middle_domain_alloc(struct irq_domain *domain,
> +                                          unsigned int virq,
> +                                          unsigned int nr_irqs, void *args)
> +{
> +       struct pch_msi_data *priv = domain->host_data;
> +       int hwirq, err, i;
> +
> +       hwirq = pch_msi_allocate_hwirq(priv, nr_irqs);
> +       if (hwirq < 0)
> +               return hwirq;
> +
> +       for (i = 0; i < nr_irqs; i++) {
> +               err = pch_msi_parent_domain_alloc(domain, virq + i, hwirq + i);
> +               if (err)
> +                       goto err_hwirq;
> +
> +               irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
> +                                             &middle_irq_chip, priv);
> +       }
> +
> +       return 0;
> +err_hwirq:
> +       while (--i >= 0)
> +               irq_domain_free_irqs_parent(domain, virq, i);
> +
> +       pch_msi_free_hwirq(priv, hwirq, nr_irqs);
> +       return err;
> +}
> +
> +static void pch_msi_middle_domain_free(struct irq_domain *domain,
> +                                          unsigned int virq,
> +                                          unsigned int nr_irqs)
> +{
> +       struct irq_data *d = irq_domain_get_irq_data(domain, virq);
> +       struct pch_msi_data *priv = irq_data_get_irq_chip_data(d);
> +
> +       irq_domain_free_irqs_parent(domain, virq, nr_irqs);
> +       pch_msi_free_hwirq(priv, d->hwirq, nr_irqs);
> +}
> +
> +static const struct irq_domain_ops pch_msi_middle_domain_ops = {
> +       .alloc  = pch_msi_middle_domain_alloc,
> +       .free   = pch_msi_middle_domain_free,
> +};
> +
> +static int pch_msi_init_domains(struct pch_msi_data *priv,
> +                               struct device_node *node,
> +                               struct device_node *parent)
> +{
> +       struct irq_domain *middle_domain, *msi_domain, *parent_domain;
> +
> +       parent_domain = irq_find_host(parent);
> +       if (!parent_domain) {
> +               pr_err("Failed to find the parent domain\n");
> +               return -ENXIO;
> +       }
> +
> +       middle_domain = irq_domain_add_tree(NULL,
> +                                           &pch_msi_middle_domain_ops,
> +                                           priv);
> +       if (!middle_domain) {
> +               pr_err("Failed to create the MSI middle domain\n");
> +               return -ENOMEM;
> +       }
> +
> +       middle_domain->parent = parent_domain;
> +
> +       msi_domain = pci_msi_create_irq_domain(of_node_to_fwnode(node),
> +                                              &pch_msi_domain_info,
> +                                              middle_domain);
> +       if (!msi_domain) {
> +               pr_err("Failed to create MSI domain\n");
> +               irq_domain_remove(middle_domain);
> +               return -ENOMEM;
> +       }
> +
> +       return 0;
> +}
> +
> +static int pch_msi_init(struct device_node *node,
> +                           struct device_node *parent)
> +{
> +       struct pch_msi_data *priv;
> +       struct resource res;
> +       int ret;
> +
> +       priv = kzalloc(sizeof(*priv), GFP_KERNEL);
> +       if (!priv)
> +               return -ENOMEM;
> +
> +       spin_lock_init(&priv->msi_map_lock);
> +
> +       ret = of_address_to_resource(node, 0, &res);
> +       if (ret) {
> +               pr_err("Failed to allocate resource\n");
> +               goto err_priv;
> +       }
> +
> +       priv->addr = res.start;
> +
> +       if (of_property_read_u32(node, "loongson,msi-base-vec",
> +                               &priv->irq_first)) {
> +               pr_err("Unable to parse MSI vec base\n");
> +               ret = -EINVAL;
> +               goto err_priv;
> +       }
> +
> +       if (of_property_read_u32(node, "loongson,msi-num-vecs",
> +                               &priv->num_irqs)) {
> +               pr_err("Unable to parse MSI vec number\n");
> +               ret = -EINVAL;
> +               goto err_priv;
> +       }
> +
> +       priv->msi_map = kcalloc(BITS_TO_LONGS(priv->num_irqs),
> +                               sizeof(*priv->msi_map),
> +                               GFP_KERNEL);
> +       if (!priv->msi_map) {
> +               ret = -ENOMEM;
> +               goto err_priv;
> +       }
> +
> +       pr_debug("Registering %d MSIs, starting at %d\n",
> +                priv->num_irqs, priv->irq_first);
> +
> +       ret = pch_msi_init_domains(priv, node, parent);
> +       if (ret)
> +               goto err_map;
> +
> +       return 0;
> +
> +err_map:
> +       kfree(priv->msi_map);
> +err_priv:
> +       kfree(priv);
> +       return ret;
> +}
> +
> +IRQCHIP_DECLARE(pch_msi, "loongson,pch-msi-1.0", pch_msi_init);
> --
> 2.26.0.rc2
>

  reply	other threads:[~2020-04-23  5:50 UTC|newest]

Thread overview: 41+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2020-04-22 14:24 [PATCH 0/6] Loongson PCH IRQ Support Jiaxun Yang
2020-04-22 14:24 ` [PATCH 1/6] irqchip: Add Loongson HyperTransport Vector support Jiaxun Yang
2020-04-23 13:31   ` Marc Zyngier
2020-04-22 14:24 ` [PATCH 2/6] dt-bindings: interrupt-controller: Add Loongson HTVEC Jiaxun Yang
2020-04-22 14:24 ` [PATCH 3/6] irqchip: Add Loongson PCH PIC controller Jiaxun Yang
2020-04-23  5:56   ` Huacai Chen
2020-04-23 14:23   ` Marc Zyngier
2020-04-22 14:24 ` [PATCH 4/6] dt-bindings: interrupt-controller: Add Loongson PCH PIC Jiaxun Yang
2020-04-23  5:54   ` Huacai Chen
2020-04-22 14:24 ` [PATCH 5/6] irqchip: Add Loongson PCH MSI controller Jiaxun Yang
2020-04-23  5:57   ` Huacai Chen [this message]
2020-04-23 14:41   ` Marc Zyngier
2020-04-24  1:33     ` Jiaxun Yang
2020-04-24  8:28       ` Marc Zyngier
2020-04-22 14:24 ` [PATCH 6/6] dt-bindings: interrupt-controller: Add Loongson PCH MSI Jiaxun Yang
2020-04-23  5:55   ` Huacai Chen
2020-04-23 12:43     ` Marc Zyngier
2020-04-24  1:27       ` Huacai Chen
2020-04-23  5:50 ` [PATCH 0/6] Loongson PCH IRQ Support Huacai Chen
2020-04-28  6:32 ` [PATCH v2 1/6] irqchip: Add Loongson HyperTransport Vector support Jiaxun Yang
2020-04-28  6:32   ` [PATCH v2 2/6] dt-bindings: interrupt-controller: Add Loongson HTVEC Jiaxun Yang
2020-04-28  6:32   ` [PATCH v2 3/6] irqchip: Add Loongson PCH PIC controller Jiaxun Yang
2020-05-13 12:09     ` Thomas Gleixner
2020-04-28  6:32   ` [PATCH v2 4/6] dt-bindings: interrupt-controller: Add Loongson PCH PIC Jiaxun Yang
2020-04-28  6:32   ` [PATCH v2 5/6] irqchip: Add Loongson PCH MSI controller Jiaxun Yang
2020-04-28 13:07     ` Marc Zyngier
2020-05-13 12:13     ` Thomas Gleixner
2020-05-13 12:15       ` Thomas Gleixner
2020-05-20 11:51         ` Jiaxun Yang
2020-04-28  6:32   ` [PATCH v2 6/6] dt-bindings: interrupt-controller: Add Loongson PCH MSI Jiaxun Yang
2020-04-28 16:59   ` [PATCH v2 1/6] irqchip: Add Loongson HyperTransport Vector support Marc Zyngier
2020-05-01  9:21 ` [PATCH v3 " Jiaxun Yang
2020-05-01  9:21   ` [PATCH v3 2/6] dt-bindings: interrupt-controller: Add Loongson HTVEC Jiaxun Yang
2020-05-12 16:42     ` Rob Herring
2020-05-01  9:21   ` [PATCH v3 3/6] irqchip: Add Loongson PCH PIC controller Jiaxun Yang
2020-05-01  9:21   ` [PATCH v3 4/6] dt-bindings: interrupt-controller: Add Loongson PCH PIC Jiaxun Yang
2020-05-01  9:21   ` [PATCH v3 5/6] irqchip: Add Loongson PCH MSI controller Jiaxun Yang
2020-05-01  9:21   ` [PATCH v3 6/6] dt-bindings: interrupt-controller: Add Loongson PCH MSI Jiaxun Yang
2020-05-12 20:57     ` Rob Herring
2020-05-12  7:45   ` [PATCH v3 1/6] irqchip: Add Loongson HyperTransport Vector support Jiaxun Yang
2020-05-13 12:06   ` Thomas Gleixner

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to='CAAhV-H7gdzktCCFveTb3_1tj4JAcugELj4Ry7x6s=gr_4Wfx9g@mail.gmail.com' \
    --to=chenhc@lemote.com \
    --cc=devicetree@vger.kernel.org \
    --cc=jason@lakedaemon.net \
    --cc=jiaxun.yang@flygoat.com \
    --cc=linux-kernel@vger.kernel.org \
    --cc=linux-mips@vger.kernel.org \
    --cc=maz@kernel.org \
    --cc=robh+dt@kernel.org \
    --cc=tglx@linutronix.de \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).