All of lore.kernel.org
 help / color / mirror / Atom feed
From: Mark Brown <broonie@kernel.org>
To: Catalin Marinas <catalin.marinas@arm.com>,
	 Will Deacon <will@kernel.org>, Jonathan Corbet <corbet@lwn.net>,
	 Andrew Morton <akpm@linux-foundation.org>,
	Marc Zyngier <maz@kernel.org>,
	 Oliver Upton <oliver.upton@linux.dev>,
	James Morse <james.morse@arm.com>,
	 Suzuki K Poulose <suzuki.poulose@arm.com>,
	Arnd Bergmann <arnd@arndb.de>,  Oleg Nesterov <oleg@redhat.com>,
	Eric Biederman <ebiederm@xmission.com>,
	 Kees Cook <keescook@chromium.org>, Shuah Khan <shuah@kernel.org>,
	 "Rick P. Edgecombe" <rick.p.edgecombe@intel.com>,
	 Deepak Gupta <debug@rivosinc.com>,
	Ard Biesheuvel <ardb@kernel.org>,
	 Szabolcs Nagy <Szabolcs.Nagy@arm.com>
Cc: "H.J. Lu" <hjl.tools@gmail.com>,
	 Paul Walmsley <paul.walmsley@sifive.com>,
	 Palmer Dabbelt <palmer@dabbelt.com>,
	Albert Ou <aou@eecs.berkeley.edu>,
	 linux-arm-kernel@lists.infradead.org, linux-doc@vger.kernel.org,
	 kvmarm@lists.linux.dev, linux-fsdevel@vger.kernel.org,
	 linux-arch@vger.kernel.org, linux-mm@kvack.org,
	 linux-kselftest@vger.kernel.org, linux-kernel@vger.kernel.org,
	 linux-riscv@lists.infradead.org, Mark Brown <broonie@kernel.org>
Subject: [PATCH v4 06/36] arm64/gcs: Add manual encodings of GCS instructions
Date: Mon, 07 Aug 2023 23:00:11 +0100	[thread overview]
Message-ID: <20230807-arm64-gcs-v4-6-68cfa37f9069@kernel.org> (raw)
In-Reply-To: <20230807-arm64-gcs-v4-0-68cfa37f9069@kernel.org>

Define C callable functions for GCS instructions used by the kernel. In
order to avoid ambitious toolchain requirements for GCS support these are
manually encoded, this means we have fixed register numbers which will be
a bit limiting for the compiler but none of these should be used in
sufficiently fast paths for this to be a problem.

Note that GCSSTTR is used to store to EL0.

Signed-off-by: Mark Brown <broonie@kernel.org>
---
 arch/arm64/include/asm/gcs.h     | 51 ++++++++++++++++++++++++++++++++++++++++
 arch/arm64/include/asm/uaccess.h | 22 +++++++++++++++++
 2 files changed, 73 insertions(+)

diff --git a/arch/arm64/include/asm/gcs.h b/arch/arm64/include/asm/gcs.h
new file mode 100644
index 000000000000..7c5e95218db6
--- /dev/null
+++ b/arch/arm64/include/asm/gcs.h
@@ -0,0 +1,51 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+/*
+ * Copyright (C) 2023 ARM Ltd.
+ */
+#ifndef __ASM_GCS_H
+#define __ASM_GCS_H
+
+#include <asm/types.h>
+#include <asm/uaccess.h>
+
+static inline void gcsb_dsync(void)
+{
+	asm volatile(".inst 0xd503227f" : : : "memory");
+}
+
+static inline void gcsstr(u64 *addr, u64 val)
+{
+	register u64 *_addr __asm__ ("x0") = addr;
+	register long _val __asm__ ("x1") = val;
+
+	/* GCSSTTR x1, x0 */
+	asm volatile(
+		".inst 0xd91f1c01\n"
+		:
+		: "rZ" (_val), "r" (_addr)
+		: "memory");
+}
+
+static inline void gcsss1(u64 Xt)
+{
+	asm volatile (
+		"sys #3, C7, C7, #2, %0\n"
+		:
+		: "rZ" (Xt)
+		: "memory");
+}
+
+static inline u64 gcsss2(void)
+{
+	u64 Xt;
+
+	asm volatile(
+		"SYSL %0, #3, C7, C7, #3\n"
+		: "=r" (Xt)
+		:
+		: "memory");
+
+	return Xt;
+}
+
+#endif
diff --git a/arch/arm64/include/asm/uaccess.h b/arch/arm64/include/asm/uaccess.h
index 14be5000c5a0..22e10e79f56a 100644
--- a/arch/arm64/include/asm/uaccess.h
+++ b/arch/arm64/include/asm/uaccess.h
@@ -425,4 +425,26 @@ static inline size_t probe_subpage_writeable(const char __user *uaddr,
 
 #endif /* CONFIG_ARCH_HAS_SUBPAGE_FAULTS */
 
+#ifdef CONFIG_ARM64_GCS
+
+static inline int gcssttr(unsigned long __user *addr, unsigned long val)
+{
+	register unsigned long __user *_addr __asm__ ("x0") = addr;
+	register unsigned long _val __asm__ ("x1") = val;
+	int err = 0;
+
+	/* GCSSTTR x1, x0 */
+	asm volatile(
+		"1: .inst 0xd91f1c01\n"
+		"2: \n"
+		_ASM_EXTABLE_UACCESS_ERR(1b, 2b, %w0)
+		: "+r" (err)
+		: "rZ" (_val), "r" (_addr)
+		: "memory");
+
+	return err;
+}
+
+#endif /* CONFIG_ARM64_GCS */
+
 #endif /* __ASM_UACCESS_H */

-- 
2.30.2


_______________________________________________
linux-riscv mailing list
linux-riscv@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-riscv

WARNING: multiple messages have this Message-ID (diff)
From: Mark Brown <broonie@kernel.org>
To: Catalin Marinas <catalin.marinas@arm.com>,
	Will Deacon <will@kernel.org>, Jonathan Corbet <corbet@lwn.net>,
	Andrew Morton <akpm@linux-foundation.org>,
	Marc Zyngier <maz@kernel.org>,
	Oliver Upton <oliver.upton@linux.dev>,
	James Morse <james.morse@arm.com>,
	Suzuki K Poulose <suzuki.poulose@arm.com>,
	Arnd Bergmann <arnd@arndb.de>, Oleg Nesterov <oleg@redhat.com>,
	Eric Biederman <ebiederm@xmission.com>,
	Kees Cook <keescook@chromium.org>, Shuah Khan <shuah@kernel.org>,
	"Rick P. Edgecombe" <rick.p.edgecombe@intel.com>,
	Deepak Gupta <debug@rivosinc.com>,
	Ard Biesheuvel <ardb@kernel.org>,
	Szabolcs Nagy <Szabolcs.Nagy@arm.com>
Cc: "H.J. Lu" <hjl.tools@gmail.com>,
	Paul Walmsley <paul.walmsley@sifive.com>,
	Palmer Dabbelt <palmer@dabbelt.com>,
	Albert Ou <aou@eecs.berkeley.edu>,
	linux-arm-kernel@lists.infradead.org, linux-doc@vger.kernel.org,
	kvmarm@lists.linux.dev, linux-fsdevel@vger.kernel.org,
	linux-arch@vger.kernel.org, linux-mm@kvack.org,
	linux-kselftest@vger.kernel.org, linux-kernel@vger.kernel.org,
	linux-riscv@lists.infradead.org, Mark Brown <broonie@kernel.org>
Subject: [PATCH v4 06/36] arm64/gcs: Add manual encodings of GCS instructions
Date: Mon, 07 Aug 2023 23:00:11 +0100	[thread overview]
Message-ID: <20230807-arm64-gcs-v4-6-68cfa37f9069@kernel.org> (raw)
In-Reply-To: <20230807-arm64-gcs-v4-0-68cfa37f9069@kernel.org>

Define C callable functions for GCS instructions used by the kernel. In
order to avoid ambitious toolchain requirements for GCS support these are
manually encoded, this means we have fixed register numbers which will be
a bit limiting for the compiler but none of these should be used in
sufficiently fast paths for this to be a problem.

Note that GCSSTTR is used to store to EL0.

Signed-off-by: Mark Brown <broonie@kernel.org>
---
 arch/arm64/include/asm/gcs.h     | 51 ++++++++++++++++++++++++++++++++++++++++
 arch/arm64/include/asm/uaccess.h | 22 +++++++++++++++++
 2 files changed, 73 insertions(+)

diff --git a/arch/arm64/include/asm/gcs.h b/arch/arm64/include/asm/gcs.h
new file mode 100644
index 000000000000..7c5e95218db6
--- /dev/null
+++ b/arch/arm64/include/asm/gcs.h
@@ -0,0 +1,51 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+/*
+ * Copyright (C) 2023 ARM Ltd.
+ */
+#ifndef __ASM_GCS_H
+#define __ASM_GCS_H
+
+#include <asm/types.h>
+#include <asm/uaccess.h>
+
+static inline void gcsb_dsync(void)
+{
+	asm volatile(".inst 0xd503227f" : : : "memory");
+}
+
+static inline void gcsstr(u64 *addr, u64 val)
+{
+	register u64 *_addr __asm__ ("x0") = addr;
+	register long _val __asm__ ("x1") = val;
+
+	/* GCSSTTR x1, x0 */
+	asm volatile(
+		".inst 0xd91f1c01\n"
+		:
+		: "rZ" (_val), "r" (_addr)
+		: "memory");
+}
+
+static inline void gcsss1(u64 Xt)
+{
+	asm volatile (
+		"sys #3, C7, C7, #2, %0\n"
+		:
+		: "rZ" (Xt)
+		: "memory");
+}
+
+static inline u64 gcsss2(void)
+{
+	u64 Xt;
+
+	asm volatile(
+		"SYSL %0, #3, C7, C7, #3\n"
+		: "=r" (Xt)
+		:
+		: "memory");
+
+	return Xt;
+}
+
+#endif
diff --git a/arch/arm64/include/asm/uaccess.h b/arch/arm64/include/asm/uaccess.h
index 14be5000c5a0..22e10e79f56a 100644
--- a/arch/arm64/include/asm/uaccess.h
+++ b/arch/arm64/include/asm/uaccess.h
@@ -425,4 +425,26 @@ static inline size_t probe_subpage_writeable(const char __user *uaddr,
 
 #endif /* CONFIG_ARCH_HAS_SUBPAGE_FAULTS */
 
+#ifdef CONFIG_ARM64_GCS
+
+static inline int gcssttr(unsigned long __user *addr, unsigned long val)
+{
+	register unsigned long __user *_addr __asm__ ("x0") = addr;
+	register unsigned long _val __asm__ ("x1") = val;
+	int err = 0;
+
+	/* GCSSTTR x1, x0 */
+	asm volatile(
+		"1: .inst 0xd91f1c01\n"
+		"2: \n"
+		_ASM_EXTABLE_UACCESS_ERR(1b, 2b, %w0)
+		: "+r" (err)
+		: "rZ" (_val), "r" (_addr)
+		: "memory");
+
+	return err;
+}
+
+#endif /* CONFIG_ARM64_GCS */
+
 #endif /* __ASM_UACCESS_H */

-- 
2.30.2


WARNING: multiple messages have this Message-ID (diff)
From: Mark Brown <broonie@kernel.org>
To: Catalin Marinas <catalin.marinas@arm.com>,
	 Will Deacon <will@kernel.org>, Jonathan Corbet <corbet@lwn.net>,
	 Andrew Morton <akpm@linux-foundation.org>,
	Marc Zyngier <maz@kernel.org>,
	 Oliver Upton <oliver.upton@linux.dev>,
	James Morse <james.morse@arm.com>,
	 Suzuki K Poulose <suzuki.poulose@arm.com>,
	Arnd Bergmann <arnd@arndb.de>,  Oleg Nesterov <oleg@redhat.com>,
	Eric Biederman <ebiederm@xmission.com>,
	 Kees Cook <keescook@chromium.org>, Shuah Khan <shuah@kernel.org>,
	 "Rick P. Edgecombe" <rick.p.edgecombe@intel.com>,
	 Deepak Gupta <debug@rivosinc.com>,
	Ard Biesheuvel <ardb@kernel.org>,
	 Szabolcs Nagy <Szabolcs.Nagy@arm.com>
Cc: "H.J. Lu" <hjl.tools@gmail.com>,
	 Paul Walmsley <paul.walmsley@sifive.com>,
	 Palmer Dabbelt <palmer@dabbelt.com>,
	Albert Ou <aou@eecs.berkeley.edu>,
	 linux-arm-kernel@lists.infradead.org, linux-doc@vger.kernel.org,
	 kvmarm@lists.linux.dev, linux-fsdevel@vger.kernel.org,
	 linux-arch@vger.kernel.org, linux-mm@kvack.org,
	 linux-kselftest@vger.kernel.org, linux-kernel@vger.kernel.org,
	 linux-riscv@lists.infradead.org, Mark Brown <broonie@kernel.org>
Subject: [PATCH v4 06/36] arm64/gcs: Add manual encodings of GCS instructions
Date: Mon, 07 Aug 2023 23:00:11 +0100	[thread overview]
Message-ID: <20230807-arm64-gcs-v4-6-68cfa37f9069@kernel.org> (raw)
In-Reply-To: <20230807-arm64-gcs-v4-0-68cfa37f9069@kernel.org>

Define C callable functions for GCS instructions used by the kernel. In
order to avoid ambitious toolchain requirements for GCS support these are
manually encoded, this means we have fixed register numbers which will be
a bit limiting for the compiler but none of these should be used in
sufficiently fast paths for this to be a problem.

Note that GCSSTTR is used to store to EL0.

Signed-off-by: Mark Brown <broonie@kernel.org>
---
 arch/arm64/include/asm/gcs.h     | 51 ++++++++++++++++++++++++++++++++++++++++
 arch/arm64/include/asm/uaccess.h | 22 +++++++++++++++++
 2 files changed, 73 insertions(+)

diff --git a/arch/arm64/include/asm/gcs.h b/arch/arm64/include/asm/gcs.h
new file mode 100644
index 000000000000..7c5e95218db6
--- /dev/null
+++ b/arch/arm64/include/asm/gcs.h
@@ -0,0 +1,51 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+/*
+ * Copyright (C) 2023 ARM Ltd.
+ */
+#ifndef __ASM_GCS_H
+#define __ASM_GCS_H
+
+#include <asm/types.h>
+#include <asm/uaccess.h>
+
+static inline void gcsb_dsync(void)
+{
+	asm volatile(".inst 0xd503227f" : : : "memory");
+}
+
+static inline void gcsstr(u64 *addr, u64 val)
+{
+	register u64 *_addr __asm__ ("x0") = addr;
+	register long _val __asm__ ("x1") = val;
+
+	/* GCSSTTR x1, x0 */
+	asm volatile(
+		".inst 0xd91f1c01\n"
+		:
+		: "rZ" (_val), "r" (_addr)
+		: "memory");
+}
+
+static inline void gcsss1(u64 Xt)
+{
+	asm volatile (
+		"sys #3, C7, C7, #2, %0\n"
+		:
+		: "rZ" (Xt)
+		: "memory");
+}
+
+static inline u64 gcsss2(void)
+{
+	u64 Xt;
+
+	asm volatile(
+		"SYSL %0, #3, C7, C7, #3\n"
+		: "=r" (Xt)
+		:
+		: "memory");
+
+	return Xt;
+}
+
+#endif
diff --git a/arch/arm64/include/asm/uaccess.h b/arch/arm64/include/asm/uaccess.h
index 14be5000c5a0..22e10e79f56a 100644
--- a/arch/arm64/include/asm/uaccess.h
+++ b/arch/arm64/include/asm/uaccess.h
@@ -425,4 +425,26 @@ static inline size_t probe_subpage_writeable(const char __user *uaddr,
 
 #endif /* CONFIG_ARCH_HAS_SUBPAGE_FAULTS */
 
+#ifdef CONFIG_ARM64_GCS
+
+static inline int gcssttr(unsigned long __user *addr, unsigned long val)
+{
+	register unsigned long __user *_addr __asm__ ("x0") = addr;
+	register unsigned long _val __asm__ ("x1") = val;
+	int err = 0;
+
+	/* GCSSTTR x1, x0 */
+	asm volatile(
+		"1: .inst 0xd91f1c01\n"
+		"2: \n"
+		_ASM_EXTABLE_UACCESS_ERR(1b, 2b, %w0)
+		: "+r" (err)
+		: "rZ" (_val), "r" (_addr)
+		: "memory");
+
+	return err;
+}
+
+#endif /* CONFIG_ARM64_GCS */
+
 #endif /* __ASM_UACCESS_H */

-- 
2.30.2


_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel

  parent reply	other threads:[~2023-08-07 22:02 UTC|newest]

Thread overview: 267+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2023-08-07 22:00 [PATCH v4 00/36] arm64/gcs: Provide support for GCS in userspace Mark Brown
2023-08-07 22:00 ` Mark Brown
2023-08-07 22:00 ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 01/36] prctl: arch-agnostic prctl for shadow stack Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 02/36] arm64: Document boot requirements for Guarded Control Stacks Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 03/36] arm64/gcs: Document the ABI " Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-09 14:24   ` Catalin Marinas
2023-08-09 14:24     ` Catalin Marinas
2023-08-09 14:24     ` Catalin Marinas
2023-08-09 15:34     ` Mark Brown
2023-08-09 15:34       ` Mark Brown
2023-08-09 15:34       ` Mark Brown
2023-08-10  8:55       ` Szabolcs Nagy
2023-08-10  8:55         ` Szabolcs Nagy
2023-08-10  8:55         ` Szabolcs Nagy
2023-08-10 11:41         ` Mark Brown
2023-08-10 11:41           ` Mark Brown
2023-08-10 11:41           ` Mark Brown
2023-08-10 13:34           ` Szabolcs Nagy
2023-08-10 13:34             ` Szabolcs Nagy
2023-08-10 13:34             ` Szabolcs Nagy
2023-08-10 16:30             ` Mark Brown
2023-08-10 16:30               ` Mark Brown
2023-08-10 16:30               ` Mark Brown
2023-08-18 17:29       ` Catalin Marinas
2023-08-18 17:29         ` Catalin Marinas
2023-08-18 17:29         ` Catalin Marinas
2023-08-18 19:38         ` Mark Brown
2023-08-18 19:38           ` Mark Brown
2023-08-18 19:38           ` Mark Brown
2023-08-22 16:49           ` Catalin Marinas
2023-08-22 16:49             ` Catalin Marinas
2023-08-22 16:49             ` Catalin Marinas
2023-08-22 17:53             ` Mark Brown
2023-08-22 17:53               ` Mark Brown
2023-08-22 17:53               ` Mark Brown
2023-08-23 10:09               ` Szabolcs Nagy
2023-08-23 10:09                 ` Szabolcs Nagy
2023-08-23 10:09                 ` Szabolcs Nagy
2023-08-23 12:51                 ` Mark Brown
2023-08-23 12:51                   ` Mark Brown
2023-08-23 12:51                   ` Mark Brown
2023-08-23 16:45                   ` Catalin Marinas
2023-08-23 16:45                     ` Catalin Marinas
2023-08-23 16:45                     ` Catalin Marinas
2023-08-23 17:18                     ` Mark Brown
2023-08-23 17:18                       ` Mark Brown
2023-08-23 17:18                       ` Mark Brown
2023-08-23 17:40                     ` Szabolcs Nagy
2023-08-23 17:40                       ` Szabolcs Nagy
2023-08-23 17:40                       ` Szabolcs Nagy
2023-08-23 18:16                       ` Mark Brown
2023-08-23 18:16                         ` Mark Brown
2023-08-23 18:16                         ` Mark Brown
2023-08-24 15:43                         ` Catalin Marinas
2023-08-24 15:43                           ` Catalin Marinas
2023-08-24 15:43                           ` Catalin Marinas
2023-08-24 17:38                           ` Mark Brown
2023-08-24 17:38                             ` Mark Brown
2023-08-24 17:38                             ` Mark Brown
2023-08-30 12:37                           ` Szabolcs Nagy
2023-08-30 12:37                             ` Szabolcs Nagy
2023-08-30 12:37                             ` Szabolcs Nagy
2023-08-30 16:42                             ` Mark Brown
2023-08-30 16:42                               ` Mark Brown
2023-08-30 16:42                               ` Mark Brown
2023-08-23 13:11                 ` Catalin Marinas
2023-08-23 13:11                   ` Catalin Marinas
2023-08-23 13:11                   ` Catalin Marinas
2023-08-23 15:50                   ` Mark Brown
2023-08-23 15:50                     ` Mark Brown
2023-08-23 15:50                     ` Mark Brown
2023-09-28 16:59                   ` Szabolcs Nagy
2023-09-28 16:59                     ` Szabolcs Nagy
2023-09-28 16:59                     ` Szabolcs Nagy
2023-10-02 19:49                     ` Mark Brown
2023-10-02 19:49                       ` Mark Brown
2023-10-02 19:49                       ` Mark Brown
2023-10-02 21:43                       ` Edgecombe, Rick P
2023-10-02 21:43                         ` Edgecombe, Rick P
2023-10-02 21:43                         ` Edgecombe, Rick P
2023-10-03 13:38                         ` Mark Brown
2023-10-03 13:38                           ` Mark Brown
2023-10-03 13:38                           ` Mark Brown
2023-10-03  8:45                       ` Szabolcs Nagy
2023-10-03  8:45                         ` Szabolcs Nagy
2023-10-03  8:45                         ` Szabolcs Nagy
2023-10-03 14:26                         ` Mark Brown
2023-10-03 14:26                           ` Mark Brown
2023-10-03 14:26                           ` Mark Brown
2023-10-05 17:23                           ` Catalin Marinas
2023-10-05 17:23                             ` Catalin Marinas
2023-10-05 17:23                             ` Catalin Marinas
2023-10-06 12:17                             ` Mark Brown
2023-10-06 12:17                               ` Mark Brown
2023-10-06 12:17                               ` Mark Brown
2023-10-06 12:29                               ` Eric W. Biederman
2023-10-06 12:29                                 ` Eric W. Biederman
2023-10-06 12:29                                 ` Eric W. Biederman
2023-10-06 13:23                                 ` Mark Brown
2023-10-06 13:23                                   ` Mark Brown
2023-10-06 13:23                                   ` Mark Brown
2023-10-19 17:08                             ` Mark Brown
2023-10-19 17:08                               ` Mark Brown
2023-10-19 17:08                               ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 04/36] arm64/sysreg: Add new system registers for GCS Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 05/36] arm64/sysreg: Add definitions for architected GCS caps Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` Mark Brown [this message]
2023-08-07 22:00   ` [PATCH v4 06/36] arm64/gcs: Add manual encodings of GCS instructions Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 07/36] arm64/gcs: Provide copy_to_user_gcs() Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-11 16:36   ` Catalin Marinas
2023-08-11 16:36     ` Catalin Marinas
2023-08-11 16:36     ` Catalin Marinas
2023-08-16 18:26     ` Mark Brown
2023-08-16 18:26       ` Mark Brown
2023-08-16 18:26       ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 08/36] arm64/cpufeature: Runtime detection of Guarded Control Stack (GCS) Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 09/36] arm64/mm: Allocate PIE slots for EL0 guarded control stack Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-11 14:23   ` Catalin Marinas
2023-08-11 14:23     ` Catalin Marinas
2023-08-11 14:23     ` Catalin Marinas
2023-08-15 23:21     ` Mark Brown
2023-08-15 23:21       ` Mark Brown
2023-08-15 23:21       ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 10/36] mm: Define VM_SHADOW_STACK for arm64 when we support GCS Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 11/36] arm64/mm: Map pages for guarded control stack Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-10 17:20   ` Catalin Marinas
2023-08-10 17:20     ` Catalin Marinas
2023-08-10 17:20     ` Catalin Marinas
2023-08-07 22:00 ` [PATCH v4 12/36] KVM: arm64: Manage GCS registers for guests Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 13/36] arm64/gcs: Allow GCS usage at EL0 and EL1 Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 14/36] arm64/idreg: Add overrride for GCS Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 15/36] arm64/hwcap: Add hwcap " Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 16/36] arm64/traps: Handle GCS exceptions Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 17/36] arm64/mm: Handle GCS data aborts Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-11 15:09   ` Catalin Marinas
2023-08-11 15:09     ` Catalin Marinas
2023-08-11 15:09     ` Catalin Marinas
2023-08-15 23:54     ` Mark Brown
2023-08-15 23:54       ` Mark Brown
2023-08-15 23:54       ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 18/36] arm64/gcs: Context switch GCS state for EL0 Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-11 15:32   ` Catalin Marinas
2023-08-11 15:32     ` Catalin Marinas
2023-08-11 15:32     ` Catalin Marinas
2023-08-16 18:15     ` Mark Brown
2023-08-16 18:15       ` Mark Brown
2023-08-16 18:15       ` Mark Brown
2023-08-22 16:34       ` Catalin Marinas
2023-08-22 16:34         ` Catalin Marinas
2023-08-22 16:34         ` Catalin Marinas
2023-08-22 17:01         ` Mark Brown
2023-08-22 17:01           ` Mark Brown
2023-08-22 17:01           ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 19/36] arm64/gcs: Allocate a new GCS for threads with GCS enabled Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-11 16:26   ` Catalin Marinas
2023-08-11 16:26     ` Catalin Marinas
2023-08-11 16:26     ` Catalin Marinas
2023-08-18 20:15     ` Mark Brown
2023-08-18 20:15       ` Mark Brown
2023-08-18 20:15       ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 20/36] arm64/gcs: Implement shadow stack prctl() interface Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 21/36] arm64/mm: Implement map_shadow_stack() Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-11 16:38   ` Catalin Marinas
2023-08-11 16:38     ` Catalin Marinas
2023-08-11 16:38     ` Catalin Marinas
2023-08-18 17:08     ` Mark Brown
2023-08-18 17:08       ` Mark Brown
2023-08-18 17:08       ` Mark Brown
2023-08-22 16:40       ` Catalin Marinas
2023-08-22 16:40         ` Catalin Marinas
2023-08-22 16:40         ` Catalin Marinas
2023-08-22 17:05         ` Mark Brown
2023-08-22 17:05           ` Mark Brown
2023-08-22 17:05           ` Mark Brown
2023-08-15 20:42   ` Edgecombe, Rick P
2023-08-15 20:42     ` Edgecombe, Rick P
2023-08-15 20:42     ` Edgecombe, Rick P
2023-08-15 21:01     ` Mark Brown
2023-08-15 21:01       ` Mark Brown
2023-08-15 21:01       ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 22/36] arm64/signal: Set up and restore the GCS context for signal handlers Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 23/36] arm64/signal: Expose GCS state in signal frames Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 24/36] arm64/ptrace: Expose GCS via ptrace and core files Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 25/36] arm64: Add Kconfig for Guarded Control Stack (GCS) Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 26/36] kselftest/arm64: Verify the GCS hwcap Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 27/36] kselftest/arm64: Add GCS as a detected feature in the signal tests Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 28/36] kselftest/arm64: Add framework support for GCS to signal handling tests Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 29/36] kselftest/arm64: Allow signals tests to specify an expected si_code Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 30/36] kselftest/arm64: Always run signals tests with GCS enabled Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 31/36] kselftest/arm64: Add very basic GCS test program Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 32/36] kselftest/arm64: Add a GCS test program built with the system libc Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 33/36] kselftest/arm64: Add test coverage for GCS mode locking Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 34/36] selftests/arm64: Add GCS signal tests Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 35/36] kselftest/arm64: Add a GCS stress test Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00 ` [PATCH v4 36/36] kselftest/arm64: Enable GCS for the FP stress tests Mark Brown
2023-08-07 22:00   ` Mark Brown
2023-08-07 22:00   ` Mark Brown

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20230807-arm64-gcs-v4-6-68cfa37f9069@kernel.org \
    --to=broonie@kernel.org \
    --cc=Szabolcs.Nagy@arm.com \
    --cc=akpm@linux-foundation.org \
    --cc=aou@eecs.berkeley.edu \
    --cc=ardb@kernel.org \
    --cc=arnd@arndb.de \
    --cc=catalin.marinas@arm.com \
    --cc=corbet@lwn.net \
    --cc=debug@rivosinc.com \
    --cc=ebiederm@xmission.com \
    --cc=hjl.tools@gmail.com \
    --cc=james.morse@arm.com \
    --cc=keescook@chromium.org \
    --cc=kvmarm@lists.linux.dev \
    --cc=linux-arch@vger.kernel.org \
    --cc=linux-arm-kernel@lists.infradead.org \
    --cc=linux-doc@vger.kernel.org \
    --cc=linux-fsdevel@vger.kernel.org \
    --cc=linux-kernel@vger.kernel.org \
    --cc=linux-kselftest@vger.kernel.org \
    --cc=linux-mm@kvack.org \
    --cc=linux-riscv@lists.infradead.org \
    --cc=maz@kernel.org \
    --cc=oleg@redhat.com \
    --cc=oliver.upton@linux.dev \
    --cc=palmer@dabbelt.com \
    --cc=paul.walmsley@sifive.com \
    --cc=rick.p.edgecombe@intel.com \
    --cc=shuah@kernel.org \
    --cc=suzuki.poulose@arm.com \
    --cc=will@kernel.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is an external index of several public inboxes,
see mirroring instructions on how to clone and mirror
all data and code used by this external index.